## THIS DOCUMENT IS FOR MAINTENANCE PURPOSES ONLY AND IS NOT RECOMMENDED FOR NEW DESIGNS



# GEC PLESSEY

DS3162-2.0

## **MA808**

## FRAME ALIGNER WITH OPTIONAL TIME SLOT ZERO RECEIVER

The MA808 Frame Aligner chip has been primarily designed for use in equipment operating at the CCITT standard of 2048 kbit/s tor 30 channel PCM data signals.

The basic function of the device is to accept a 2048 kbit/s data signal, whose frame structure conforms to CCITT recommendation G732 and frame synchronously align it to a local exchange/system clock.

The frame aligner operation is such that once a synchronisation sequence, as defined in CCITT recommendation G732, is received from a distant source synchronisation is established. Consequently the data stream is delayed such as to align it to the timing required at the local source. Once three successive sync. words are received containing errors, synchronisation is lost. The chip will remain out of sync. until the synchronising sequence is received.

The device can also, when configured in the 'enhanced mode' perform the additional function of time slot zero recovery.

A number of facilities are also provided to simplify the testing of the device and associated system.



Figure 1: Basic Mode pin connections - top view. M tied to  $V_{SS}$ 

## **FEATURES**

- Fabricated in Low Power CMOS
- Optional Time Slot Zero Receiver
- Detection of Frame Alignment Signals for 30 Channel PCM Highways Operating at 2048 kbit/s in Accordance with CCITT Recommendations G732
- Delay Compensation and Clock Alignment between the Transmission Line system and the Exchange
- Compensation of Phase Jitter, Meeting the Requirements of CCITT
- Detection and Indication of Loss of Frame Alignment
- Provision of a Signal for Generation of AIS
- Slip Compensation
- Chip Functional Test Facilities
- TTL Compatible
- Operating Power Consumption 75mW max.
- Single + 5V Supply
- High Latch-up Immunity
- 256 kHz Clock Output

### **APPLICATIONS**

- Digital Multiplex Equipment
- Interfaces between PCM Line and Switching Systems
- Concentrators



Figure 2: Enhanced Mode pin connections - top view. M tied to  $V_{DD}$ 

#### OPERATION IN BASIC MODE ( $M = V_{SS}$ )

#### FRAME ALIGNMENT

The remote non-return-to-zero (NRZ) binary PCM data stream (RXI) required to be aligned must be applied to the frame aligner along with a synchronous clock (RCK). A time slot zero impulse (TSZ) as shown in Fig. 5 is also required to define the start ot the frame of input data.

A local clock (LCK) provides the timing from which the output data is clocked. Frame reset pulse (FRS) is the data output timing pulse. The MA808 aligns the 16th bit of the incoming data to this pulse, as shown in Fig. 5, and the two NRZ binary outputs RXO1 and RXO2 are produced. RXO1 is purely a retimed version of the input data. RXO2 has the third bit of all time slot zero locations of the input data inverted, thereby deliberately corrupting the frame sync. and the frame sync. verification words. Once synchronisation has been established FRS may be removed. If synchronisation to be established.

#### **SLIP COMPENSATION**

Small differences in frequency between the local and remote clocks (LCK and RCK) are compensated for by the repetition of the previous frame, ('slipping in') or the omission of one complete frame of data ('slipping out').

#### **INPUT ALARMS**

Two input alarms ( $\overline{SA1}$  and ALM) are provided which will set data output(s) to an 'all ones' condition. ALM sets only RXO2 and  $\overline{SA1}$  sets both RXO1 and RXO2 high (Fig. 6).

#### **TEST FEATURES**

The operation of the internal memory of the MA808 is continuously monitored by performing a check sum comparison of the input and output data signals RXI and RXO1. When an error is detected, the time slot zero words of RXO1 and RXO2 are set 'high'.

When a 'low' is applied to test input T3, the outputs RXO1, RXO2 and CK are forced into a high impedance condition, thereby allowing associated circuitry to be tested independently of the MA808. Note that this facility is only available in the basic mode of operation.

#### OPERATION IN ENHANCED MODE (M=V<sub>DD</sub>)

When configured in the enhanced mode the chip performs time slot zero (TS0) recovery in addition to the frame alignment function. TS0 recovery may also be performed independently.

#### FRAME ALIGNMENT

The operation of frame alignment is essentially the same as the basic mode, except that the TSZ pulse is an output rather than an input, in accordance with the operation of the TS0 receiver, as shown in Fig. 7. The operation of the input alarms to set the output data 'high' is the same as described in the basic mode (Fig. 6).

#### TIME SLOT ZERO RECEIVER

Two output signals (TSZ and  $\overline{CCR}$ ) are provided so that the time slot zero receiver may be used independently of the frame alignment function.  $\overline{CCR}$  is a channel reset pulse (as shown in Fig. 7) which goes 'low' for one RCK period following a sync. word (every alternate frame) when the device is in sync. When the device is out of sync. the reset pulse occurs after each time slot zero.

The TS0 receiver accesses information contained within time slot zeros and processes it to offer the facilities of synchronisation alarm (SA), error output (ER) and time slot zero spare bits (Q1S, Q1N, Q3N-Q8N).

#### SYNCHRONISATION ALARM (SA)

SA indicates loss of sync. as shown in Fig. 8. With the frame aligner operating in sync., SA will be 'low'. Following the receipt of 3 successive sync. words containing errors, SA will become active. SA will remain 'high' until the correct synchronising sequence as defined in CCITT recommendations G732 has been received.

#### **ERROR OUTPUT (ER)**

A logic signal, ER, indicating errors in sync. words, is provided as shown in Fig. 8, from which an AIS alarm may be generated. ER is activated at the beginning of the second bit of time slot 1 two frames after the receipt of a sync. word containing errors. If successive sync. words contain errors, the signal will remain active.

If synchronisation is lost, ER will remain active but will go 'low' for one period of the remote clock during the second bit of time slot 1, two frames after the receipt of the last valid sync. word, as long as synchronisation is not regained at this time.

If synchronisation is regained, ER will go 'low' for the two frames following the sync. word which caused synchronisation to be regained. The signal indicating an error in the sync. word two frames prior to synchronisation being regained will be delayed by one further sync. frame period. Consequently, it may be concluded that all errors in sync. words are accounted for in this signal, hence error monitoring in accordance with CCITT recommendation G732.3.1.6.1 may be performed.

#### TIME SLOT ZERO SPARE BITS

The spare bits contained in both time slot zero words are converted from serial to parallel format (Q1N, Q3N-Q8N inc. and Q1 S) are shown in Fig. 9.

## **PIN DESCRIPTIONS - BASIC MODE**

| Pin | Def.            | Function            | Description                                                                           |
|-----|-----------------|---------------------|---------------------------------------------------------------------------------------|
| 1   | T1              | Test input          | Active high. To be tied to logic low during normal operation.                         |
| 2   | RXI             | Data input          | Recovered distant data input.                                                         |
| 3   | ALM             | Alarm input         | A logic high on this input sets RXO2 to an all 1 s condition.                         |
| 4   | R               | Reset input         | 'Low' resets the device tied 'high' normally.                                         |
| 5   | T2              | Test input          | Active low. To be tied to logic high during normal operation.                         |
| 6   | TSZ             | TSO input           | Remote TS0 timing signal.                                                             |
| 7   | RCK             | Clock input         | Recovered distant clock in sync. with RXI.                                            |
| 8   | СК              | 256kHz output       | 256kHz square wave clock output synchronous with LCK.                                 |
| 9   | FRS             | Timing input        | Data output timing pulse coincident with 16th bit of the local clock.                 |
| 10  | LCK             | Clock input         | Local clock input.                                                                    |
| 11  | T3              | Test input          | Active low. To be tied to logic high during normal operation.                         |
| 12  | V <sub>SS</sub> | Negative supply     | Nominally 0V.                                                                         |
| 13  | RXO1            | Data output         | Retimed data output to LCK.                                                           |
| 14  | RXO2            | Data output         | As RXO1 except that bit 3 of each TS0 word is inverted.                               |
| 15  | SA1             | Set to all 1s input | A logic low sets RXO1 and RXO2 to an all 1s condition.                                |
| 16  | М               | Mode input          | Connected to Vss for basic mode operation.                                            |
| 17  | NC              | No connection       | To be left O/C during normal operation.                                               |
| 18  | NC              | No connection       | To be left O/C during normal operation.                                               |
| 19  | NC              | No connection       | To be left O/C during normal operation.                                               |
| 20  | T4              | Test input          | Active when clocked by LCK (pin 10). To be tied to logic low during normal operation. |
| 21  | T5              | Test input          | Active when clocked by RCK (pin 7). To be tied to logic low during normal operation.  |
| 22  | T6              | Test output         | To be left O/C during normal operation.                                               |
| 23  | T7              | Test output         | To be left O/C during normal operation.                                               |
| 24  | V <sub>DD</sub> | Positive supply     | Nominally + 5V.                                                                       |

## **PIN DESCRIPTIONS - ENHANCED MODE**

| Pin | Def.            | Function            | Description                                                                    |
|-----|-----------------|---------------------|--------------------------------------------------------------------------------|
| 1   | CCR             | Channel reset       | An output used to reset other devices within the system.                       |
| 2   | RXI             | Data input          | Recovered distant data input.                                                  |
| 3   | ALM             | Alarm input         | A logic high on this input sets RXO2 to an all 1 s condition.                  |
| 4   | ER              | Error output        | A TS0 word error is signalled when ER goes to logic high.                      |
| 5   | SA              | Sync. alarm O/P     | Loss of sync. is signalled when SA goes to logic high.                         |
| 6   | TSZ             | TSO output          | Remote TS0 output signal, (internally connected to the on-chip frame aligner). |
| 7   | RCK             | Clock input         | Recovered distant clock in sync. with RXI.                                     |
| 8   | CK              | 256kHz output       | 256kHz square wave clock output synchronous with LCK.                          |
| 9   | FRS             | Timing input        | Data output timing pulse coincident with 16th bit of the local clock.          |
| 10  | LCK             | Clock input         | Local clock input.                                                             |
| 11  | Q8N             | Output signal       | Signal corresponding to bit 8 of the TS0 sync. verification word.              |
| 12  | V <sub>SS</sub> | Negative supply     | Nominally 0V                                                                   |
| 13  | RXO1            | Data output         | Retimed data output to LCK                                                     |
| 14  | RXO2            | Data output         | As RXO1 except that bit 3 of each TS0 word is inverted.                        |
| 15  | SA1             | Set to all 1s input | A logic low sets RXO1 and RXO2 to an all 1s condition.                         |
| 16  | М               | Mode input          | Connected to V <sub>DD</sub> for enhanced mode operation.                      |
| 17  | Q7N             | Output signal       | Signal corresponding to bit 7 of the TS0 sync. verification word.              |
| 18  | Q6N             | Output signal       | Signal corresponding to bit 6 of the TS0 sync. verification word.              |
| 19  | Q5N             | Output signal       | Signal corresponding to bit 5 of the TS0 sync. verification word.              |
| 20  | Q4N             | Output signal       | Signal corresponding to bit 4 of the TS0 sync. verification word.              |
| 21  | Q3N             | Output signal       | Signal corresponding to bit 3 of the TS0 sync. verification word.              |
| 22  | Q1 N            | Output signal       | Signal corresponding to bit 1 of the TS0 sync. verification word               |
| 23  | Q1 S            | Output signal       | Signal corresponding to bit 1 of the TS0 sync. word.                           |
| 24  | V <sub>DD</sub> | Positive supply     | Nominally +5V.                                                                 |



Figure 3: Frame aligner block diagram



Figure 4: TSO receiver block diagram

4



Figure 5: Timing diagram - basic mode: general operation of frame alignment



Figure 6: Timing diagram: protocol timings of the alarm signals



Figure 7: Timing diagram - enhanced mode: general operation of frame aligner

6



Figure 8: Timing diagram - enhanced mode: protocol timings of TSO receiver alarms



Figure 9: Timing diagram - enhanced mode: protocol timings of the signal lines



Figure 10: Timing diagram - basic and enhanced mode timing waveforms



Figure 11: Timing diagram

## **ELECTRICAL CHARACTERISTICS**

These characteristics are guaranteed over the following conditions (unless otherwise stated)  $T_{\text{AMB}}$  = + 25  $^\circ$  C

## **DC CHARACTERISTICS**

| Characteristic            | Symbol           | Value |      |      | Units | Conditions                                              |  |  |
|---------------------------|------------------|-------|------|------|-------|---------------------------------------------------------|--|--|
|                           |                  | Min.  | Тур. | Max. |       |                                                         |  |  |
| Low level input voltage   | V <sub>IL</sub>  |       |      | 0.8  | V     | V <sub>DD</sub> = 4.75V                                 |  |  |
| High level input voltage  | V <sub>IH</sub>  | 2.4   |      |      | V     | $V_{DD} = 5.25 V$                                       |  |  |
| Low level input current   | IIL              |       |      | 10   | μA    | $V_{IN} = V_{SS}$ . $V_{DD} = 5.25V$                    |  |  |
| High level input current  | I <sub>IH</sub>  |       |      | 10   | μA    | $V_{\rm IN} = V_{\rm DD} = 5.25 V$                      |  |  |
| Low level output voltage  | V <sub>OL</sub>  |       |      | 0.5  | V     | $I_{OL} = 2mA, V_{DD} = 4.75V$                          |  |  |
| High level output voltage | V <sub>OH</sub>  | 2.8   |      |      |       | $I_{OH} = 0.2 \text{mA} \text{ V}_{DD} = 4.75 \text{V}$ |  |  |
| Output leakage current    | I <sub>OL</sub>  |       |      | ±10  | μA    | $V_{SS} < V_{OUT} < V_{DD}, V_{DD} = 5.25V$             |  |  |
| Dynamic supply current    | I <sub>DDD</sub> |       |      | 15   | mA    |                                                         |  |  |
| Static supply current     | I <sub>DDS</sub> |       |      | 1    | mA    |                                                         |  |  |

## AC TIMING CHARACTERISTICS (REFER TO FIGS. 10 AND 11)

| Characteristic                            | Symbol              | Value |       |      | Units | Conditions                   |
|-------------------------------------------|---------------------|-------|-------|------|-------|------------------------------|
|                                           |                     | Min.  | Тур.  | Max. |       |                              |
| Set up time RXI to RCK (H→L)              | t <sub>SUD</sub>    | 25    |       |      | ns    |                              |
| Set up time TSZ to RCK (H→L)              | t <sub>SUTSO</sub>  | 20    |       |      | ns    |                              |
| Set up time FRS to LCK (H→L)              | t <sub>SUR</sub>    | 150   |       |      | ns    |                              |
| Data hold time wrt RCK (H→L)              | t <sub>HDD</sub>    | 100   |       |      | ns    |                              |
| TSZ (L) hold time wrt RCK (H→L)           | t <sub>HDTSOL</sub> | 50    |       |      | ns    |                              |
| TSZ(H) hold time wrt RCK (H→L)            | t <sub>HDTSOH</sub> | 100   |       |      | ns    |                              |
| FRS hold time wrt LCK (H→L)               | t <sub>HDR</sub>    | 150   |       |      | ns    |                              |
| Nominal frequency                         | f                   |       | 2.048 |      | MHz   |                              |
| Propagation delay, LCK to RXO1 and RXO2   | t <sub>PD</sub>     | 30    |       | 150  | ns    |                              |
| Propagation delay, LCK (H→L) to CK        | t <sub>PC</sub>     | 0     |       | 175  | ns    |                              |
| Propagation delay, RCK (H→L) to CCR (H→L) | t <sub>PCCR1</sub>  | 0     |       | 150  | ns    | Outputs loaded               |
| Propagation delay, RCK (L→H) to CCR (L→H) | t <sub>PCCR2</sub>  | 0     |       | 200  | ns    | to10pF,                      |
| Propagation delay, RCK (L→H) to TSZ       | t <sub>PTSO</sub>   | 20    |       | 200  | ns    | f <sub>CLOCK</sub> =2.048MHz |
| Propagation delay, RCK (L→H) to ER        | t <sub>PER</sub>    | 20    |       | 200  | ns    |                              |
| Propagation delay, RCK (L→H) to SA        | t <sub>PSA</sub>    | 20    |       | 200  | ns    |                              |
| Propagation delay, RCK (L→H) to           | t <sub>PQ</sub>     | 20    |       | 200  | ns    |                              |
| Q8N-Q3N, Q1N and Q1S                      |                     |       |       |      |       |                              |

## **ABSOLUTE MAXIMUM RATINGS**

Supply voltage,  $V_{DD}$ - $V_{SS}$ Voltage on any pin ( $V_{IN}$ ) (See note 1) Current through any pin (See note 1) Storage temperature Operating temperature range

 $\begin{array}{l} - 0.3 \ to + 7.0 V \\ V_{SS} - 0.3 V \ to \ V_{DD} + 0.3 V \\ \pm \ 20 mA \\ -55^{\circ}C \ to + 125^{\circ}C \\ -10^{\circ}C \ to + 55^{\circ}C \end{array}$ 

#### NOTES

1. Guaranteed no latch-up conditions.

2. Stresses above those listed in the Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions, or at any other condition above those indicated in the Electrical Characteristics, is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.



#### HEADQUARTERS OPERATIONS GEC PLESSEY SEMICONDUCTORS Cheney Manor, Swindon, Wiltshire SN2 2QW, United Kingdom. Tel: (0793) 518000 Fax: (0793) 518411

GEC PLESSEY SEMICONDUCTORS

P.O.Box 660017, 1500 Green Hills Road, Scotts Valley, California 95067-0017, United States of America. Tel (408) 438 2900 Fax: (408) 438 5576 CUSTOMER SERVICE CENTRES

- FRANCE & BENELUX Les Ulis Cedex Tel: (1) 64 46 23 45 Fax: (1) 64 46 06 07
- GERMANY Munich Tel: (089) 3609 06-0 Fax : (089) 3609 06-55
- ITALY Milan Tel: (02) 66040867 Fax: (02) 66040993
- JAPAN Tokyo Tel: (3) 5276-5501 Fax: (3) 5276-5510
- NORTH AMERICA Integrated Circuits and Microwave Products, Scotts Valley, USA Tel (408) 438 2900 Fax: (408) 438 7023.
- Hybrid Products, Farmingdale, USA Tel (516) 293 8686 Fax: (516) 293 0061.
- SOUTH EAST ASIA Singapore Tel: 2919291 Fax: 2916455
- SWEDEN Johanneshov Tel: 46 8 702 97 70 Fax: 46 8 640 47 36
- UK, EIRE, DENMARK, FINLAND & NORWAY Swindon Tel: (0793) 518510 Fax : (0793) 518582

These are supported by Agents and Distributors in major countries world-wide.

© GEC Plessey Semiconductors 1993 Publication No. DS3162 Issue No. 2.0 August 1993

This publication is issued to provide information only which (unless agreed by the Company in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. The Company reserves the right to alter without prior knowledge the specification, design or price of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that such methods of use is up to date and has not been superseded. These products are not suitable for use in any medical products products any result in significant injury or death to the user. All products and materials are sold and services provided subject to the Company's conditions of sale, which are available on request.