1.1W Mono Low-Voltage Audio Power Amplifier ### **Features** - Operating Voltage: 2.6V-5.5V - APA0710 Compatible with TPA711 APA0711 Compatible with TPA751 - Bridge-Tied Load (BTL) or Single-Ended (SE) Modes Operation (for APA0710 only) - Supply Current - $-I_{DD}$ =1.3mA at V<sub>DD</sub>=5V ,BTL mode - $-I_{DD}$ =0.9mA at VDD=3.3V ,BTL mode - Low Shutdown Current - $-I_{DD} = 0.1 \mu A$ - Low Distortion - 630mW, at VDD=5V, BTL, RL=8 $\!\Omega$ THD+N=0.15% -280mW, at V<sub>DD</sub>=3.3V, BTL, R<sub>L</sub>=8 $\Omega$ THD+N=0.15% - Output Power - at 1% THD+N - -900mW, at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=8 $\Omega$ - -400mW, at V<sub>DD</sub>=3.3V, BTL, R<sub>L</sub>=8 $\Omega$ - at 10% THD+N - -1.1W at V<sub>DD</sub>=5V, BTL, R<sub>L</sub>=8 $\Omega$ - -480mW at V<sub>DD</sub>=3.3V, BTL, R<sub>L</sub>=8 $\Omega$ - Depop Circuitry Integrated - Thermal Shutdown Protection and Over Current Protection Circuitry - High supply voltage ripple rejection - Surface-Mount Packaging - 8 pin MSOP-P (with enhanced thermal pad) power package available - SOP-8 package - Lead Free Available (RoHS Compliant) ## **General Description** The APA0710 is a bridged-tied load (BTL) or singledended (SE) audio power amplifier developed especially for low-voltage applications where internal speakers and external earphone operation are required. The APA0711 is a only BTL audio power amplifier developed especially for low-voltage applications where internal speakers are required. Operating with a 5V supply, the APA0710/1 can deliver 1.1W of continuous power into a BTL 8Ω load at 10% THD+N throughout voice band frequencies. Although this device is characterized out to 20kHz, its operation is optimized for narrow band applications such as wireless communications. The BTL configuration eliminates the need for external coupling capacitors on the output in most applications, which is particularly important for small battery-powered equipment. A unique feature of the APA0710 is that it allows the amplifier to switch from BTL to SE on the fly when an earphone drive is required. This eliminates complicated mechanical switching or auxiliary devices just to drive the external load. This device features a shutdown mode for power-sensitive applications with special depop circuitry to eliminate speaker noise when exiting shutdown mode. The APA0710/1 are available in an 8-pin SOP and 8-pin MSOP-P with enhanced thermal pad. ## **Applications** - Mobil Phones - PDAs - Digital Camera - Portable Electronic Devices ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders. ### **Pin Description** ## **Ordering and Marking Information** Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS and compatible with both SnPb and lead-free soldiering operations. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J STD-020C for MSL classification at lead-free peak reflow temperature. # **Block Diagram** ## **Absolute Maximum Ratings** (Over operating free-air temperature range unless otherwise noted.) | Symbol | Parameter | Rating | Unit | |------------------|---------------------------------------|------------------------------|------| | V <sub>DD</sub> | Supply Voltage | -0.3 to 6 | V | | V <sub>IN</sub> | Input Voltage Range, Shutdown, SE/BTL | -0.3 to V <sub>DD</sub> +0.3 | V | | T <sub>A</sub> | Operating Ambient Temperature Range | -40 to 85 | °C | | TJ | Maximum Junction Temperature | Internally Limited*1 | °C | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>S</sub> | Soldering Temperature, 10 seconds | 260 | °C | | V <sub>ESD</sub> | Electrostatic Discharge | -2000 to 2000*2 | V | | P <sub>D</sub> | Power Dissipation | Internally Limited | W | #### Note: ### **Recommended Operating Conditions** | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |--------|--------------------|--------------------|--------------------|----------|------| | Vdd | Supply Voltage | | 2.6 | 5.5 | V | | ViH | High-Level Voltage | Shutdown, Shutdown | 2.2 | | V | | VIH | | SE/BTL | 0.9V <sub>DD</sub> | | V | | Vu | Low-Level Voltage | Shutdown, Shutdown | | 0.4 | V | | VIL | Low-Level Voltage | SE/BTL | | 0.9Vpp-1 | V | ### **Thermal Characteristics** | Symbol | Parameter | Value | Unit | |------------|---------------------------------------------------------|-------|------| | $R_{THJA}$ | Thermal Resistance from Junction to Ambient in Free Air | | | | | MSOP-8-P* | 50 | °C/W | | | SOP-8 | 160 | | <sup>\* 3.42</sup>in² printed circuit board with 20z trace and copper through 6 vias of 12mil diameter vias. The thermal pad on the MSOP-8-P package with solder on the printed circuit board. <sup>1.</sup>APA0710/1 integrated internal thermal shutdown protection when junction temperature ramp up to 170°C <sup>2.</sup>Human body model: C=100pF, R=1500 $\Omega$ , 3 positives pulses plus 3 negative pulses <sup>3.</sup>Machine model: C=200pF, L=0.5 $\mu$ F, 3 positive pulses plus 3 negative pulses ### **Electrical Characteristics** ### **Electrical Characteristics at Specified Free - Air Temperature** $V_{DD} = 3.3V$ , $T_A = 25$ °C (unless otherwise noted) | Council of | Donomoton | Toot Conditions | Į. | 11:4 | | | | |---------------------|-----------------------------------------------|----------------------------------------------|------|------|------|---------|--| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | V <sub>oo</sub> | Output Offset Voltage | $R_L = 8\Omega$ , $R_F = 10k\Omega$ | | | 20 | mV | | | | Supply Current | BTL mode, $R_F = 10k\Omega$ | | 0.9 | 1.8 | A | | | I <sub>DD</sub> | Supply Current | SE mode, $R_F = 10k\Omega$ | | 0.55 | 1.1 | mA | | | I <sub>DD(SD)</sub> | Supply Current,<br>Shutdown Mode | $R_F = 10k\Omega$ | | 0.1 | 2 | μΑ | | | | | Shutdown, V <sub>I</sub> = V <sub>DD</sub> | | | 1 | | | | IH | | $\overline{\text{Shutdown}}, V_{I} = V_{DD}$ | | | 1 | μΑ | | | | | SE/BTL, V <sub>I</sub> = V <sub>DD</sub> | | | 1 | | | | | | Shutdown, V <sub>I</sub> = 0V | | | 1 | | | | IL | | Shutdown, V <sub>I</sub> = 0V | | | 1 | μΑ | | | | | SE/BTL, V <sub>I</sub> = 0V | | | 1 | | | | Operating | characteristic, V <sub>DD</sub> = 3.3 | V, T <sub>A</sub> = 25°C, RL = 8W | | | | | | | Po | Output Power (Note 1) | THD = 1%, BTL mode, $R_L = 8\Omega$ | | 400 | | mW | | | Γ0 | Output Fower | THD = 1%, SE mode, $R_L = 32\Omega$ | | 40 | | IIIVV | | | THD+N | Total Harmonic Distortion Plus Noise (Note 1) | $P_0 = 280$ mW, BTL mode, $R_L = 8\Omega$ | | 0.15 | | % | | | Bom | Maximum Output Power Bandwidth | Gain = 2, THD+N = 2% | | 20 | | kHz | | | B1 | Unity-Gain Bandwidth | Open Loop | | 2 | | MHz | | | PSRR | Power Supply Rejection Ratio (Note1) | $C_B = 1\mu F$ , BTL mode, $R_L = 8\Omega$ | | 74 | | - dB | | | FOINI | Ratio (Note1) | $C_B = 1\mu F$ , SE mode, $R_L = 8\Omega$ | | 61 | | | | | Vn | Noise Output Voltage | Gain = 1, $C_B = 0.1 \mu F$ | | 28 | | μV(rms) | | | T <sub>WU</sub> | Wake-up time | C <sub>B</sub> = 1μF | | 380 | | ms | | $V_{DD}$ = 5V, $T_A$ = 25°C (unless otherwise noted) | Symbol | Parameter | Parameter Test Conditions | | PA0710 | Unit | | |-----------------|-----------------------------------|-------------------------------------|------|--------|------|------| | Symbol | Parameter | rest Conditions | Min. | Тур. | Max. | Onit | | V <sub>oo</sub> | Output Offset Voltage | $R_L = 8\Omega$ , $R_F = 10k\Omega$ | | | 20 | mV | | , | Supply Current | BTL mode, $R_F = 10k\Omega$ | | 1.3 | 2.6 | m ^ | | I <sub>DD</sub> | Supply Current | SE mode, $R_F = 10k\Omega$ | | 0.75 | 1.5 | mA | | l | Supply Current ,<br>Shutdown Mode | $R_F = 10k\Omega$ | | 0.1 | 2 | μΑ | # **Electrical Characteristics(Cont.)** **Electrical Characteristics at Specified Free - Air Temperature (Cont.)** $V_{DD}$ = 5V, $T_A$ = 25°C (unless otherwise noted) | Cumbal | Parameter | Test Conditions | <i>A</i> | APA0710 | )/1 | Unit | |----------------|-------------------------------------------------------------------|--------------------------------------------------------------|----------|---------|------|---------| | Symbol | Parameter | rest Conditions | Min. | Тур. | Max. | Unit | | | | Shutdown, V <sub>I</sub> = V <sub>DD</sub> | | | 1 | | | ĮΙΗΙ | | $\overline{\text{Shutdown}}, \ V_{\text{I}} = V_{\text{DD}}$ | | | 1 | μΑ | | | | $SE/\overline{BTL}$ , $V_I = V_{DD}$ | | | 1 | | | | | Shutdown, V <sub>I</sub> = 0V | | | 1 | | | IL | | Shutdown, V <sub>I</sub> = 0V | | | 1 | μΑ | | | | SE/BTL, V <sub>I</sub> = 0V | | | 1 | | | Operating | Operating characteristic, $V_{DD}$ = 5V, $T_A$ = 25°C, $R_L$ = 8W | | | | | | | D | Output Power (Note 1) | THD = 1%, BTL mode, $R_L = 8\Omega$ | | 900 | | mW | | P <sub>O</sub> | Output Fower | THD = 1%, SE mode, $R_L = 32\Omega$ | | 94 | | IIIVV | | THD+N | Total Harmonic Distortion Plus Noise (Note 1) | $P_O = 630$ mW, BTL mode,<br>$R_L = 8\Omega$ | | 0.15 | | % | | Bom | Maximum Output Power Bandwidth | Gain = 2, THD+N = 2% | | 20 | | kHz | | B1 | Unity-Gain Bandwidth | Open Loop | | 2 | | MHz | | PSRR | Power Supply Rejection Ratio (Note1) | $C_B = 1\mu F$ , BTL mode, $R_L = 8\Omega$ | | 74 | | dB | | 1 OIKIK | Ratio (Note1) | $C_B = 1\mu F$ , SE mode, $R_L = 8\Omega$ | | 61 | | GD. | | Vn | Noise Output Voltage | Gain = 1, $C_B = 0.1 \mu F$ | | 28 | | μV(rms) | | Twu | Wake-up time | $C_B = 1\mu F$ | | 400 | | ms | Note1: Output power is measured at the output terminals of device at f=1KHz. ## **Pin Description** APA0710 | Pin | | | December 1 in 1 | | |----------|----|-----|----------------------------------------------------------------------------------------------------------------------------------------------|--| | Name | No | 1/0 | Description | | | Shutdown | 1 | I | Shutdown mode control signal input, place entire IC in shutdown mode when held high. | | | Bypass | 2 | I | Bypass pin | | | SE/BTL | 3 | I | When SE/ $\overline{\rm BTL}$ is held low, the APA0710 is in BTL mode. When SE/ $\overline{\rm BTL}$ is held high, the APA0710 is in SE mode | | | IN | 4 | I | In is the audio input terminal | | | VO+ | 5 | 0 | VO+ is the positive output for BTL and SE modes | | | $V_{DD}$ | 6 | | Supply voltage input pin | | | GND | 7 | | Ground connection for circuitry | | | VO- | 8 | 0 | VO- is the negative output in BTL mode and a high-impedance output in SE mode | | $\label{lem:copyright @ ANPEC Electronics Corp.} \\$ Rev. A.5 - Oct., 2005 ## **Pin Description** APA0711 | Pin | | 1/0 | December 1 | | |----------|----|-----|-------------------------------------------------------------------------------------|--| | Name | No | 1/0 | Description | | | Shutdown | 1 | I | Shutdown mode control signal input, place entire IC in shutdown mode when held low. | | | Bypass | 2 | I | Bypass pin | | | IN+ | 3 | I | IN+ is the non-inverting input. IN+ is typically tied to the Bypass terminal. | | | IN- | 4 | I | IN- is the inverting input. IN- is typically used as the audio input terminal. | | | VO+ | 5 | 0 | VO+ is the positive BTL output. | | | $V_{DD}$ | 6 | | Supply voltage input pin. | | | GND | 7 | | Ground connection for circuitry. | | | VO- | 8 | 0 | VO- is the negative BTL output. | | # **Typical Application Circuit** for APA0710 Application # **Typical Application Circuit (Cont.)** for APA0711 Application ### for APA0711 Differential Input Application Copyright © ANPEC Electronics Corp. Rev. A.5 - Oct., 2005 # **Typical Characteristics** Output Power vs. Load Resistance 350 THD+N=1% \_f=1kHz 300 SE 250 Output Power (mW) 200 150 VDD=5V 100 50 VDD=3.3V 0 16 Load Resistance( $\Omega$ ) THD+N vs. Frequency 10 Po=2.50mW RL=8Ω BTL Av=-20V/V Av=-20V/V Av=-20V/V Av=-2V/V Av=-2V/V Frequency (Hz) THD+N vs. Frequency 10 | VDD=3.3V | Po=50mW | Po=50mW | Po=250mW Po=250m THD+N vs. Frequency 10 VDD=5V RL=32Ω Av=-1V/V SE 1 Po=30mW Po=60mW 0.001 0.001 Po=60mW Frequency (Hz) THD+N vs. Output Power 10 VDD=5V RL=32Ω Av=-1V/V SE 1 f=20Hz 0.002 0.01 0.1 0.2 Output Power (W) THD+N vs. Frequency 10 VDD=5V RL=10kΩ AV=-1V/V SE 1 Po=0.1mW Po=0.2mW 0.01 Po=0.3mW Frequency (Hz) ## **Application Descriptions** ### **BTL Operation** Figure1: APA0710/1 power amplifier internal configuration The power amplifier OP1 gain is setting by external gain setting, while the second amplifier OP2 is internally fixed in a unity-gain, inverting configuration. Figure 1 shows that the output of OP1 is connected to the input to OP2, which results in the output signals of with both amplifiers with identical in magnitude, but out of phase 180°. Consequently, the differential gain for each channel is 2X (Gain of SE mode). By driving the load differentially through outputs Vo+ and Vo-, an amplifier configuration commonly referred to as bridged mode is established. BTL mode operation is different from the classical single-ended SE amplifier configuration where one side of its load is connected to ground. A BTL amplifier design has a few distinct advantages over the SE configuration, as it provides differential drive to the load, thus doubling the output swing for a specified supply voltage. Four times the output power is possible as compared to a SE amplifier under the same conditions. A BTL configuration, such as the one used in APA0710, also creates a second advantage over SE amplifiers. Since the differential outputs, Vo+, Vo- are biased at half- supply, no need DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, SE configuration. ### **Single-Ended Operation** Consider the single-supply SE configuration shown Application Circuit. A coupling capacitor is required to block the DC offset voltage from reaching the load. These capacitors can be quite large (approximately $33\mu F$ to $1000\mu F$ ) so they tend to be expensive, occupy valuable PCB area, and have the additional drawback of limiting low-frequency performance of the system (refer to the Output Coupling Capacitor). The rules described still hold with the addition of the following relationship: $$\frac{1}{\text{Cbypass} \times 80 \text{kO}} \le \frac{1}{(R_1 + R_F) \times C_1} << \frac{1}{R_L C_C}$$ (1) ### Output SE/BTL Operation (for APA0710 only) The ability of the APA0710 to easily switch between BTL and SE modes is one of its most important costs saving features. This feature eliminates the requirement for an additional headphone amplifier in applications where internal speakers are driven in BTL mode but external headphone or speakers must be accommodated. Internal to the APA0710, two separate amplifiers drive Vo+ and Vo- (see Figure 2). The SE/BTL input controls the operation of the follower amplifier that drives Vo-. - When SE/BTL is held low, the OP2 is turn on and the APA0710 is in the BTL mode. - When SE/BTL is held high, the OP2 is in a high output impedance state, which configures the APA0710 as SE driver from Vo+. I<sub>DD</sub> is reduced by approximately one-half in SE mode. Control of the SE/BTL input can be a logic-level TTL ### Output SE/BTL Operation (for APA0710 only) source or a resistor divider network or the mono headphone jack with switch pin as shown in Application Circuit. Figure 2: SE/BTL input selection by phonejack plug In Figure 2, input SE/BTL operates as follows: When the phonejack plug is inserted, the 1k $\Omega$ resistor is disconnected and the SE/BTL input is pulled high and enables the SE mode. When this input goes high level, the Vo- amplifier is shutdown causing the speaker to mute. The Vo+ amplifier then drives through the output capacitor ( $C_{\rm c}$ ) into the headphone jack. When there is no headphone plugged into the system, the contact pin of the headphone jack is connected from the signal pin, the voltage divider set up by resistors $100 \text{k}\Omega$ and $1 \text{k}\Omega$ . Resistor $1 \text{k}\Omega$ then pulls low the SE/BTL pin, enabling the BTL function. ### Input Capacitor, Ci In the typical application an input capacitor, Ci, is required to allow the amplifier to bias the input signal to the proper DC level for optimum operation. In this case, Ci and the minimum input impedance Ri form a high-pass filter with the corner frequency determined in the follow equation: Fc(highpass)= $$\frac{1}{2\pi \text{RiCi}}$$ (2) The value of Ci is important to consider as it directly affects the low frequency performance of the circuit. Consider the example where Ri is $100k\Omega$ and the specification calls for a flat bass response down to 40Hz. Equation is reconfigured as follow: $$Ci = \frac{1}{2\pi Rifc}$$ (3) Consider to input resistance variation, the Ci is $0.04\mu F$ so one would likely choose a value in the range of $0.1\mu F$ to $1.0\mu F$ . A further consideration for this capacitor is the leakage path from the input source through the input network (Ri+Rf, Ci) to the load. This leakage current creates a DC offset voltage at the input to the amplifier that reduces useful headroom, especially in high gain applications. For this reason a low-leakage tantalum or ceramic capacitor is the best choice. When polarized capacitors are used, the positive side of the capacitor should face the amplifier input in most applications as the DC level there is held at $V_{\rm DD}/2$ , which is likely higher that the source DC level. Please note that it is important to confirm the capacitor polarity in the application. #### **Effective Bypass Capacitor, Cbypass** As other power amplifiers, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitors located on the bypass and power supply pins should be as close to the device as possible. The effect of a larger half supply bypass capacitor will improve PSRR due to increased half-supply stability. Typical application employ a 5V regulator with $1.0\mu F$ and a $0.1\mu F$ bypass as supply filtering. This does not eliminate the need for bypassing the supply nodes of the APA0710/1. The selection of #### Effective Bypass Capacitor, Cbypass (Cont.) bypass capacitors, especially Cbypass, is thus dependent upon desired PSRR requirements, click and pop performance. To avoid start-up pop noise occurred, the bypass voltage should rise slower than the input bias voltage and the relationship shown in equation (4) should be maintained.<sup>1</sup> $$\frac{\text{aintained.1}}{\text{Cbypass} \times 80 \text{kO}} << \frac{1}{(R_1 + R_F) \times C_1}$$ (4) The bypass capacitor is fed from a $80k\Omega$ resistor inside the amplifier. Bypass capacitor, Cbypass, values of $0.1\mu F$ to $2.2\mu F$ ceramic or tantalum low-ESR capacitors are recommended for the best THD and noise performance. The bypass capacitance also effects to the start up time. It is determined in the following equation: Tstart up = $$5 \times (Cbypass \times 80k\Omega)$$ (5) #### Output Coupling Capacitor, Cc (for APA0710 only) In the typical single-supply (SE) configuration on a APA0710, an output coupling capacitor (Cc) is required to block the DC bias at the output of the amplifier thus preventing DC currents in the load. As with the input coupling capacitor, the output coupling capacitor and impedance of the load form a high-pass filter governed by equation. $$F_{c}(highpass) = \frac{1}{2\pi R_{L}C_{c}}$$ (6) For example, a 330 $\mu$ F capacitor with an 8 $\Omega$ speaker would attenuate low frequencies below 60.6Hz. The main disadvantage, from a performance standpoint, is the load impedance is typically small, which drives the low-frequency corner higher degrading the bass response. Large values of $C_c$ are required to pass low frequencies into the load. #### **Power Supply Decoupling, Cs** The APA0710/1 is a high-performance CMOS audio amplifier that requires adequate power supply decoupling to ensure the output total harmonic distortion (THD) is as low as possible. Power supply decoupling also prevents the oscillations causing by long lead length between the amplifier and the speaker. The optimum decoupling is achieved by using two different type capacitors that target on different type of noise on the power supply leads. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1µF placed as close as possible to the device V<sub>DD</sub> lead works best. For filtering lowerfrequency noise signals, a large aluminum electrolytic capacitor of 10µF or greater placed near the audio power amplifier is recommended. #### **Optimizing Depop Circuitry** Circuitry has been included in the APA0710/1 to minimize the amount of popping noise at power-up and when coming out of shutdown mode. Popping occurs whenever a voltage step is applied to the speaker. In order to eliminate clicks and pops, all capacitors must be fully discharged before turn-on. Rapid on/off switching of the device or the shutdown function will cause the click and pop circuitry. The value of Ci will also affect turn-on pops (refer to Effective Bypass Capacitance). The bypass voltage rise up should be slower than input bias voltage. Although the bypass pin current source cannot be modified, the size of Cbypass can be changed to alter the device turn-on time and the amount of clicks and pops. By increasing the value of Cbypass, turn-on pop can be reduced. However, the tradeoff for using a larger bypass capacitor is to increase the turn-on time for this device. There is a linear relationship between the ### **Optimizing Depop Circuitry (Cont.)** size of Cbypass and the turn-on time. In a SE configuration, the output coupling capacitor, $C_c$ , is of particular concern. This capacitor discharges through the internal $10k\Omega$ resistors. Depending on the size of $C_c$ , the time constant can be relatively large. In the most cases, choosing a small value of Ci in the range of $0.33\mu F$ to $1\mu F$ , Cbypass being equal to $1\mu F$ should produce a virtually clickless and popless turn-on. A high gain amplifier intensifies the problem as the small delta in voltage is multiplied by the gain. So it is advantageous to use low-gain configurations. #### **Shutdown Function** In order to reduce power consumption while not in use, the APA0710/1 contains a shutdown function to externally turn off the amplifier bias circuitry. This shutdown feature turns the amplifier off when a logic high is placed on the Shutdown pin for APA0710 and a logic low on the Shutdown pin for APA0711. The trigger point between a logic high and logic low level is typically $0.4V_{DD}$ . It is best to switch between ground and the supply voltage $V_{DD}$ to provide maximum device performance. By switching the Shutdown/Shutdown pin to high level/ low level, the amplifier enters a low-current state, I<sub>DD</sub> for APA0710/1. APA0710/1 are in shutdown mode. On normal operating, APA0710's Shutdown pin pull to low level and APA0711's Shutdown pin should pull to high level to keeping the IC out of the shutdown mode. The Shutdown/Shutdown pin should be tied to a definite voltage to avoid unwanted state changes. ### **BTL Amplifier Efficiency** An easy-to-use equation to calculate efficiency starts out as being equal to the ratio of power from the power supply to the power delivered to the load. The following equations are the basis for calculating amplifier efficiency. $$Efficiency = \frac{P_O}{P_{SUP}}$$ (7) Where: $$P_{O} = \frac{V_{O,RMS} x V_{O,RMS}}{R_{L}} = \frac{V_{P} x V_{P}}{2R_{L}}$$ $$V_{O,RMS} = \frac{V_P}{\sqrt{2}}$$ (8) $$P_{SUP} = V_{DD} \times I_{DD,AVG} = V_{DDX} \frac{2V_P}{\pi R_1}$$ (9) Efficiency of a BTL configuration: $$\frac{P_{\text{O}}}{P_{\text{SUP}}} = (\frac{V_{\text{P}} \times V_{\text{P}}}{2R_{\text{L}}}) / (V_{\text{DD}} \times \frac{2V_{\text{P}}}{\pi R_{\text{L}}}) = \frac{\pi V_{\text{P}}}{4V_{\text{DD}}}$$ (10) | Po (W) | Efficiency (%) | V <sub>P</sub> (V) | P <sub>D</sub> (W) | |--------|----------------|--------------------|--------------------| | 0.125 | 33.6 | 1.41 | 0.26 | | 0.25 | 47.6 | 2.00 | 0.29 | | 0.375 | 58.3 | 2.45* | 0.28 | <sup>\*</sup>High peak voltages cause the THD to increase. Table 1. Efficiency Vs Output Power in $3.3V/8\Omega$ BTL Systems. Table 1 employs equation 10 to calculate efficiencies for three different output power levels when load is $8\Omega$ . The efficiency of the amplifier is quite low for lower power levels and rises sharply as power to the load is increased resulting in a nearly flat internal power dissipation over the normal operating range. Note that the internal dissipation at full output power is less than in the half power range. Calculating the efficiency for a specific system is the key to proper power supply design. For a mono 900mW audio system with $8\Omega$ loads and a 5V supply, the maximum draw on the #### **BTL Amplifier Efficiency (Cont.)** power supply is almost 1.5W. A final point to remember about linear amplifiers (either SE or BTL) is how to manipulate the terms in the efficiency equation to utmost advantage when possible. Note that in equation 10, $V_{\rm DD}$ is in the denominator. This indicates that as $V_{\rm DD}$ goes down, efficiency goes up. In other words, use the efficiency analysis to choose the correct supply voltage and speaker impedance for the application. ### **Power Dissipation** Whether the power amplifier is operated in BTL or SE modes, power dissipation is a major concern. In equation 11 states the maximum power dissipation point for a SE mode operating at a given supply voltage and driving a specified load. SE mode : $$P_{D,MAX} = \frac{V_{DD}^2}{2\pi^2 R_L}$$ (11) In BTL mode operation, the output voltage swing is doubled as in SE mode. Thus the maximum power dissipation point for a BTL mode operating at the same given conditions is 4 times as in SE mode. BTL mode : $$P_{D,MAX} = \frac{4V_{DD^2}}{2\pi^2 R_L}$$ (12) Since the APA0710/1 is a mono channel power amplifier, the maximum internal power dissipation is equal to the both of equations depending on the mode of operation. Even with this substantial increase in power dissipation, the APA0710/1 does not require extra heatsink. The power dissipation from equation12, assuming a 5V-power supply and an $8\Omega$ load, must not be greater than the power dissipation that results from the equation13: $$P_{D,MAX} = \frac{T_{J,MAX} - T_A}{\theta_{JA}}$$ (13) For MSOP-8-P package with and SOP-8 without thermal pad, the thermal resistance ( $\theta_{JA}$ ) is equal to 50°C/W and 160°C/W, respectively. Since the maximum junction temperature ( $T_{\rm J,MAX}$ ) of APA0710/1 are 170°C and the ambient temperature ( $T_{\rm A}$ ) is defined by the power system design, the maximum power dissipation which the IC package is able to handle can be obtained from equation13. Once the power dissipation is greater than the maximum limit ( $P_{\rm D,MAX}$ ), either the supply voltage ( $V_{\rm DD}$ ) must be decreased, the load impedance ( $R_{\rm L}$ ) must be increased or the ambient temperature should be reduced. #### **Thermal Pad Considerations** The thermal pad must be connected to ground. The package with thermal pad of the APA0710/1 requires special attention on thermal design. If the thermal design issues are not properly addressed, the APA0710/1 $8\Omega$ will go into thermal shutdown when driving a $8\Omega$ load. The thermal pad on the bottom of the APA0710/1 should be soldered down to a copper pad on the circuit board. Heat can be conducted away from the thermal pad through the copper plane to ambient. If the copper plane is not on the top surface of the circuit board, 6 to 10 vias of 12 mil or smaller in diameter should be used to thermally couple the thermal pad to the bottom plane. For good thermal conduction, the vias must be plated through and solder filled. The copper plane used to conduct heat away from the thermal pad should be as large as practical. If the ambient temperature is higher than 25°C, a larger copper plane or forced-air cooling will be required to keep the APA0710/1 junction temperature below the thermal shutdown temperature (170°C). In higher ambient temperature, higher airflow rate and/or larger copper area will be required to keep the IC out of thermal shutdown. # **Packaging Information** SOP-8 pin (Reference JEDEC Registration MS-012) | Dim | Millim | neters | Inches | | | |-------|--------|--------|--------|-------|--| | Dilli | Min. | Max. | Min. | Max. | | | А | 1.35 | 1.75 | 0.053 | 0.069 | | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | | D | 4.80 | 5.00 | 0.189 | 0.197 | | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | | L | 0.40 | 1.27 | 0.016 | 0.050 | | | e1 | 0.33 | 0.51 | 0.013 | 0.020 | | | e2 | 1.27 | BSC | 0.50 | BSC | | | φ 1 | 0° | 8° | 0° | 8° | | # **Packaging Information** ### MSOP-8-P | Dim | Millim | neters | Inc | hes | |-------|--------|--------|-------|--------| | Dilli | Min. | Max. | Min. | Max. | | A1 | 0.06 | 0.15 | 0.002 | 0.006 | | A2 | 0.86 | TYP | 0.34 | TYP | | A3 | 0.25 | 0.4 | 0.01 | 0.0126 | | С | 0.13 | 0.23 | 0.005 | 0.009 | | е | 0.65 | TYP | 0.025 | 6 TYP | | e1 | 2.90 | 3.1 | 0.114 | 0.122 | | Е | 4.8 | 5.0 | 0.189 | 0.197 | | E1 | 2.90 | 3.1 | 0.114 | 0.122 | | D1 | 2.146 | REF | 0.084 | 5 REF | | H1 | 1.740 | REF | 0.068 | 5 REF | | L | 0.9 | 1.0 | 0.036 | 0.039 | | L1 | 0.45 | 0.65 | 0.018 | 0.026 | | ф | 6 | 0 | 6 | 0 | Copyright © ANPEC Electronics Corp. Rev. A.5 - Oct., 2005 # **Physical Specifications** | Terminal Material | Solder-Plated Copper (Solder Material : 90/10 or 63/37 SnPb), 100%Sn | |--------------------|----------------------------------------------------------------------| | Lead Solderability | Meets EIA Specification RSI86-91, ANSI/J-STD-002 Category 3. | ## Reflow Condition (IR/Convection or VPR Reflow) ## **Classificatin Reflow Profiles** | Profile Feature | Sn-Pb Eutectic Assembly | Pb-Free Assembly | |--------------------------------------------------------------------------------------|----------------------------------|----------------------------------| | Average ramp-up rate $(T_L \text{ to } T_P)$ | 3°C/second max. | 3°C/second max. | | Preheat - Temperature Min (Tsmin) - Temperature Max (Tsmax) - Time (min to max) (ts) | 100°C<br>150°C<br>60-120 seconds | 150°C<br>200°C<br>60-180 seconds | | Time maintained above: - Temperature (T <sub>L</sub> ) - Time (t <sub>L</sub> ) | 183°C<br>60-150 seconds | 217°C<br>60-150 seconds | | Peak/Classificatioon Temperature (Tp) | See table 1 | See table 2 | | Time within 5°C of actual Peak Temperature (tp) | 10-30 seconds | 20-40 seconds | | Ramp-down Rate | 6°C/second max. | 6°C/second max. | | Time 25°C to Peak Temperature | 6 minutes max. | 8 minutes max. | Notes: All temperatures refer to topside of the package .Measured on the body surface. ## Classificatin Reflow Profiles(Cont.) Table 1. SnPb Entectic Process - Package Peak Reflow Temperatures | Package Thickness | Volume mm³<br><350 | Volume mm <sup>3</sup><br>3350 | |-------------------|--------------------|--------------------------------| | <2.5 mm | 240 +0/-5°C | 225 +0/-5°C | | ≥2.5 mm | 225 +0/-5°C | 225 +0/-5°C | Table 2. Pb-free Process - Package Classification Reflow Temperatures | Table 2: 15 Hee 1 100000 Table age elacemeation from Temperatures | | | | | | | |-------------------------------------------------------------------|-------------------|--------------------|---------------------------------|------------------------------|--|--| | | Package Thickness | Volume mm³<br><350 | Volume mm <sup>3</sup> 350-2000 | Volume mm <sup>3</sup> >2000 | | | | | <1.6 mm | 260 +0°C* | 260 +0°C* | 260 +0°C* | | | | | 1.6 mm – 2.5 mm | 260 +0°C* | 250 +0°C* | 245 +0°C* | | | | | ≥2.5 mm | 250 +0°C* | 245 +0°C* | 245 +0°C* | | | <sup>\*</sup>Tolerance: The device manufacturer/supplier **shall** assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0°C. For example 260°C+0°C) at the rated MSL level. ## **Reliability Test Program** | Test item | Method | Description | |---------------|---------------------|-----------------------------------------------| | SOLDERABILITY | MIL-STD-883D-2003 | 245°C, 5 SEC | | HOLT | MIL-STD-883D-1005.7 | 1000 Hrs Bias @125°C | | PCT | JESD-22-B,A102 | 168 Hrs, 100%RH, 121°C | | TST | MIL-STD-883D-1011.9 | -65°C~150°C, 200 Cycles | | ESD | MIL-STD-883D-3015.7 | VHBM > 2KV, VMM > 200V | | Latch-Up | JESD 78 | $10 \text{ms}, 1_{\text{tr}} > 100 \text{mA}$ | ## **Carrier Tape & Reel Dimensions** Copyright © ANPEC Electronics Corp. Rev. A.5 - Oct., 2005 ## Carrier Tape & Reel Dimensions(Cont.) | Application | Α | В | С | J | T1 | T2 | W | Р | Е | |-------------|-----------|----------|------------------|-----------|-----------|-----------|-------------------|----------|-----------| | | 330±1 | 62 ± 1.5 | 12.75 +<br>0.1 5 | 2 + 0.5 | 12.4 +0.2 | 2± 0.2 | 12 + 0.3<br>- 0.1 | 8± 0.1 | 1.75± 0.1 | | M/SOP-8 | F | D | D1 | Ро | P1 | Ao | Во | Ko | t | | | 5.5 ± 0.1 | 1.55±0.1 | 1.55+ 0.25 | 4.0 ± 0.1 | 2.0 ± 0.1 | 6.4 ± 0.1 | 5.2± 0.1 | 2.1± 0.1 | 0.3±0.013 | (mm) ## **Cover Tape Dimensions** | Application | Carrier Width | Cover Tape Width | Devices Per Reel | |-------------|---------------|------------------|------------------| | SOP-8 | 12 | 9.3 | 2500 | | MSOP- 8 | 12 | 9.3 | 3000 | ### **Customer Service** ### **Anpec Electronics Corp.** Head Office: No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050 Taipei Branch: 7F, No. 137, Lane 235, Pac Chiao Rd., Hsin Tien City, Taipei Hsien, Taiwan, R. O. C. Tel: 886-2-89191368 Fax: 886-2-89191369