3749762 FUJITSU MICROELECTRONICS 780 03464 DT.46.13.29 # **MOS** Memories **FUJITSU** MOS 262,144-Bit UV Erasable and Electrically Programmable Read Only Memory #### Description The Fujitsu MBM27256-X and MBM27256-W are high speed 262,144-bit static NMOS erasable and electrically reprogrammable read only memories. It is especially well suited for applications where rapid turnaround and/or bit pattern experimentation are grant to the second second to the second A 28-pin Dual-In-Line package with a transparent lid is used to package the MBM27256-X and MBM27256-W. The transparent lid allows the user to expose the device to ultraviolet light in order to erase the memory bit pattern previously programmed. At the completion of erasure, a new pattern can then be written into the The MBM27256-X and MBM27256-W are fabricated using NMOS double polysilicon gate technology with single translator stacked gate cells. It is organized as 32,768 words by 8 bits for use in microprocessor applications. Single +5V operation greatly facilitates its use in systems. ### Features - 32,768 words × 8-bit organization, fully decoded - Single location - programming Programmable utilizing the faster programming algorithm - Program voltage: 12.5V Low power requirement MBM27256-X active: 630 mW MBM27256-W active: 650 mW Standby: 237 mW - No clocks required (fully static operation) - Fast access time: 200 ns max. (MBM27256-20-X) 250 ns max. (MBM27256-25-X) 300 ns max. (MBM27256-30-X) 300 ns max. (MBM27256-30-W) - TTL compatible inputs/ outputs - Three-state output with - OR-tie capability Output Enable (OE) pin for simplified memory expansion - Single +5V supply, - ±5% tolerance Standard 28-pin DIP package This device contains circuitry to This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. MBM27256 **Block Diagram** and Pin Assignment #### **Absolute Maximum Ratings** (see Note) | Rating | Symbol | Value | Unit | |------------------------------------------------|------------------------------------|-----------------------------|------| | Temperature under Bias | T <sub>BIAS</sub> | -65 to +135*<br>-50 to +95 | °C | | Storage Temperature | T <sub>STG</sub> | -65 to +150*<br>-65 to +125 | °C | | All Inputs/Outputs Voltage with Respect to GND | V <sub>IN</sub> , V <sub>OUT</sub> | -0.6 to +7 | ٧ | | Voltage on A <sub>9</sub> with Respect to GND | V <sub>A9</sub> | -0.6 to +13.5 | V | | V <sub>PP</sub> Voltage with Respect to GND | V <sub>PP</sub> | -0.6 to +14 | v | | Supply Voltage with Respect to GND | V <sub>cc</sub> | -0.6 to +7 | ٧ | \*MBM27256-W Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Functions and Pin** Connections | | Function (Pin No.) | | | | | | | | | |-----------------|----------------------------------------------|-----------------------------------|-----------------|-----------------|----------------------|---------------------|-------------|--|--| | Mode | Address<br>Input<br>(2 ~ 10, 21,<br>23 ~ 27) | Data I/O<br>(11 ~ 13,<br>15 ~ 19) | Ē<br>(20)_ | ÕE<br>(22) | V <sub>CC</sub> (28) | V <sub>pp</sub> (1) | GND<br>(14) | | | | Read | A <sub>IN</sub> | OUT | V <sub>IL</sub> | V <sub>IL</sub> | +5 V | +5 V | GND | | | | Output Disable | A <sub>IN</sub> | High-Z | V <sub>IL</sub> | VIH | +5 V | +5 V | GND | | | | Standby | Don't Care | High-Z | V <sub>IH</sub> | Don't Care | +5 V | +5 V | GND | | | | Program | A <sub>IN</sub> | IN | V <sub>IL</sub> | V <sub>IH</sub> | +6 V | + 12.5 V | GND | | | | Program Verify | A <sub>IN</sub> | OUT | Don't Care | V <sub>IL</sub> | +6 V | + 12.5 V | GND | | | | Program Inhibit | Don't Care | High-Z | V <sub>IH</sub> | V <sub>IH</sub> | +6 V | + 12.5 V | GND | | | **FUJITSU** MDMATAGE 26 V MBM27256-20-X MBM27256-25-X MBM27256-30-X MBM27256-30-W Capacitance (T<sub>A</sub> = 25°C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------|-----------------|-----|-----|-----|------| | Input Capacitance (V <sub>IN</sub> = 0V) | C <sub>IN</sub> | | 4 | 6 | pF | | Output Capacitance (V <sub>OUT</sub> = 0V) | Соит | | 8 | 12 | pF | **Recommended Operating** Conditions (Reference to GND) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------|-----------------|----------------------|-----|----------------------|------| | V <sub>CC</sub> Supply Voltage <sup>1</sup> | v <sub>cc</sub> | 4.75 | 5.0 | 5.25 | ٧ | | V <sub>PP</sub> Supply Voltage | V <sub>PP</sub> | V <sub>CC</sub> -0.6 | | V <sub>CC</sub> +0.6 | V | | Input High Voltage | V <sub>IH</sub> | 2.0 | | V <sub>CC</sub> +1 | ٧ | | Input Low Voltage | V <sub>IL</sub> | -0.1 | | 0.8 | V | | Operating Temperature | T <sub>A</sub> | -40<br>-55*2 | | +85<br>+125'2 | °C | Notes: 11 V<sub>CC</sub> must be applied either before or coincident with V<sub>PP</sub> and removed either after or coincident with V<sub>PP</sub>. 2 MBM27256-30-W **DC** Characteristics (Recommended operating conditions unless otherwise noted) | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|------------------|-----|-----|------|------| | Input Load Current (V <sub>IN</sub> = 5.25V) | ارر | | | 10 | μΑ | | Output Leakage Current (V <sub>OUT</sub> = 5.25V) | ILO | | | 10 | μΑ | | V <sub>CC</sub> Standby Current (E = V <sub>iH</sub> ) | I <sub>CC1</sub> | | | 45 | mA | | V <sub>CC</sub> Active Current (E = V <sub>IL</sub> ) | I <sub>CC2</sub> | | | 120 | mA | | V <sub>PP</sub> Supply Current (V <sub>PP</sub> = V <sub>CC</sub> ± 0.6V) | I <sub>PP1</sub> | - | | 5 | mA | | Output Low Voltage (I <sub>OL</sub> = 2.1mA) | V <sub>OL</sub> | | - | 0.45 | V | | Output High Voltage (I <sub>OH</sub> = -400μA) | V <sub>OH</sub> | 2.4 | | | | **AC Characteristics** (Recommended operating conditions unless otherwise noted) | | | MBM27256-30-X<br>MBM27256-20-X MBM27256-25-X MBM27256-30-W | | | | | | | | | | |------------------------------------------------------|------------------|------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Address Access Time'1<br>(E = OE = V <sub>IL</sub> ) | t <sub>ACC</sub> | | | 200 | | | 250 | | | 300 | ns | | Ē to Output Delay<br>(ŌĒ = V <sub>IL</sub> ) | t <sub>E</sub> | | | 200 | | | 250 | | | 300 | ns | | OE to Output Delay'1<br>(E = V <sub>IL</sub> ) | t <sub>OE</sub> | | | 75 | | | 100 | | | 120 | ns | | Address to Output Hold | t <sub>OH</sub> | 0 | | | 0 | | | 0 | | | ns | | Output Enable High<br>to Output Float*2 | t <sub>DF</sub> | 0 | | 60 | 0 | | 60 | 0 | | 105 | ns | Notes: 11 ŌE may be delayed up to t<sub>ACC</sub> – t<sub>OE</sub> after the falling edge of E without Impact on t<sub>ACC</sub>. 21 t<sub>DE</sub> is specified from ŌE or E, whichever occurs first. Output Float is defined as the point where data is no longer driven. ### **Operation Timing Diagram** ## **AC Test Conditions** (including programming) Input Pulse Levels: Input Rise and Fall Times: 0.45V to 2.4V ≤20ns Timing Measurement Reference Levels: Output Load: 0.8V and 2.0V for inputs 0.8V and 2.0V for outputs 1 TTL gate and $C_L = 100 \mbox{pF}$ MBM27256-20-X MBM27256-25-X MBM27256-30-X MBM27256-30-W #### Programming/ **Erasing Information** #### **Memory Cell Description** The MBM27256 is fabricated using a single-transistor stacked gate cell construction, implemented via double-layer polysilicon technology. The individual cells consist of a bottom floating gate and a top select gate (see Memory Cell diagram). The top gate is connected to the row de-corder, while the floating gate is used for charge storage. The cell is programmed by the injection of high energy electrons through the oxide and onto the floating gate. The presence of the charge on the floating gate causes a shift in the cell threshold (refer to Memory Cell Threshold Shift). In the initial state, the cell has a low threshold (V<sub>TH1</sub>) which will ena-ble the transistor to be turned on when the cell is selected (via the top select gate. Programming shifts the threshold to a higher level (V<sub>TH0</sub>), thus preventing the cell transistor from turning on when selected. The status of the cell (i.e., whether programmed or not) can be determined by exam-ining its state at the sense threshold (V<sub>THS</sub>), as indicated by the dotted line in the Memory Cell Threshold Shift Diagram. ### Programming Upon delivery from Fujitsu, or after each erasure (see Erasure section), the MBM27256 has all 262,144-bits in the "1", or high state. "0's" are loaded into the MBM27256 through the procedure of programming The MBM27256 is programmed with a fast programming algo-rithm called QuickProTM designed by Fujitsu. The programming mode is entered when +12.5V and +6V are apwhich 12.5v and 46v are applied to V<sub>PP</sub> and V<sub>CC</sub> respectively, and E and OE are V<sub>IH</sub>. A 0.1 µF capacitor between V<sub>PP</sub> and GND is needed to prevent excessive voltage transients which could damage the device. The address to be programmed is applied to the proper address pins. The eight bit data pattern to be written is placed on the respective data output pins. The voltage levels should be standard TTL levels. When both the address and data are stable, a 1 ms programming pulse is ap-plied to E and after that one additional pulse, which is 3 times as ### **Memory Cell** ### **Memory Cell Threshold Shift** wide as previous pulse, is applied to E to accomplish the programming. Procedure of QuickPro™ (Refer to the attached flowchart.) - 1) Set the start address (=G) at the address pins. - at the accress pins. 2) Set V<sub>CC</sub> = 6V, V<sub>PP</sub> = 12.5V and E = V<sub>IH</sub>. 3) Clear the programming pulse counter (X←0). - Input data to respective pins. Apply ONE programming pulse $(t_{PW} = 1 \text{ ms Typ.})$ - Increment the counter (X—X + 1). Compare the number (= X) of applied programming pulse with 25 and then verify the programmed data: If programmed data is verified, go to the next step regardless of X value. If X = 25 and programmed data is not verified, the device fails. If X = 25 and programmed data is not verified, go back to the step 5). - 8) Apply one additional wide programming pulse to E (3X ms). - Compare the address with an end address (=N). If the programmed address is the end address, proceed to the next step. If not, increment the address (G -G+1) and then go to the step 3) for the next address. - Set V<sub>CC</sub> = V<sub>PP</sub> = 5V. Verify all programmed data: If the verification succeeds, the programming completes. If any programmed data is not the same as input data, the device fails. A continuous TTL low level should not apply to $\bar{E}$ input pin during the program mode ( $V_{PP} = 12.5V, V_{CC} = 6V$ and $O\bar{E} = V_{IH}$ ) because it is required that one programming pulse width does not exceed 78.75 ms at each address. Programming/Erasing Information (Continued) #### Erasure In order to clear all locations of their programmed contents, it is necessary to expose the MBM27256 to an ultraviolet light source. A dosage of 15 W-sec-onds/cm² is required to com-pletely erase an MBM27256. This dosage can be obtained by exposure to an ultraviolet lamp (wavelength of 2537 Angstroms (Å)) with intensity of 12000μW/ cm2 for 15 to 20 minutes. The MBM27256 should be about one inch from the source and all filters should be removed from the UV light source prior to erasure. It is important to note that the MBM27256 and similar devices, will erase with light sources having wavelengths shorter than 4000 Å. Although erasure time will be much longer than with UV source at 2537 Å, nevertheless the exposure to fluorescent light and sunlight will eventually erase the MBM27256, and exposure to them should be prevented to re-alize maximum system reliability. If used in such an environment, the package windows should be covered by an opaque label or substance. Programming Waveform **DC Characteristics** $(T_A = 25\pm5^{\circ}C, V_{CC}^{-1} = 6V\pm0.25V, V_{PP}^{-2} = 12.5V\pm0.3V)$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------|------------------|------|-----|--------------------|------| | Input Leakage Current (V <sub>IN</sub> = 6.25V/0.45V) | ارا | | | 10 | μΑ | | $V_{PP}$ Supply Current ( $\overline{E} = V_{IL}$ , $\overline{OE} = V_{IH}$ ) | I <sub>PP2</sub> | | | 50 | mA | | V <sub>PP</sub> Supply Current (OE = V <sub>IL</sub> ) | l <sub>PP3</sub> | | | 5 | mA | | V <sub>CC</sub> Supply Current | lcc | | | 100 | mA | | Input Low Level | V <sub>IL</sub> | -0.1 | | 0.8 | ٧ | | Input High Level | V <sub>IH</sub> | 2.0 | | V <sub>CC</sub> +1 | ٧ | | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1mA) | V <sub>OL</sub> | | | 0.45 | ٧ | | Output High Voltage During Verify (I <sub>OL</sub> = -400μA) | V <sub>OH</sub> | 2.4 | | | V | Notes: 11 V<sub>CC</sub> must be applied either coincidently or before V<sub>PP</sub> and removed either coincidently or after V<sub>PP</sub>. 12 V<sub>PP</sub> must not be greater than 14 volts including overshoot. Permanent device damage may occur if the device is taken out of or put into a socket with V<sub>PP</sub> = 12.5 volts. Also, during E = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 to 12.5 volts or vice-versa. **AC Characteristics** $(T_A = 25\pm5^{\circ}C, V_{CC} = 6V\pm0.25V, V_{PP} = 12.5V\pm0.3V)$ | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------|------------------|------|-----|------|-------| | Address Setup Time | t <sub>AS</sub> | 2 | | | μ\$ | | Output Enable Setup Time | t <sub>OES</sub> | 2 | | | μS | | Chip Enable Setup Time | t <sub>ES</sub> | 2 | | | μS | | Data Setup Time | t <sub>DS</sub> | 2 | | | μS | | V <sub>PP</sub> Setup Time - | t <sub>VPS</sub> | 2 | | | μѕ | | V <sub>CC</sub> Setup Time | t <sub>vs</sub> | 2 | | | μS | | Address Hold Time | t <sub>AH</sub> | 2 | | | μs | | Data Hold Time | t <sub>DH</sub> | 2 | | | μs | | Chip Enable Hold Time | t <sub>EH</sub> | 2 | | | μs | | Output Enable to Output Valid | t <sub>OE</sub> | | | 120 | ns | | Output Disable to Output Float Delay | t <sub>DF</sub> | | | 105 | ns | | Programming Pulse Width | t <sub>PW</sub> | 0.95 | 1 | 1.05 | ms | | Programming Pulse Number | | 1 | · | 20 | times | | Additional Programming Pulse Width | t <sub>APW</sub> | 2.85 | | 63 | ms | Programming/Erasing Information (Continued) ### **Programming Flow Chart** ### **Package Dimensions** Dimensions in inches (millimeters) 28-Lead Ceramic (CERDIP with Transparent Lid) Dual In-Line Package (Case No.: DIP-28C-C01)