8M Synchronous Fast Static RAM (512k-word × 18-bit) # **HITACHI** ADE-203-1185 (Z) Preliminary Rev. 0.0 Jun. 12, 2000 ## **Description** The HM62G18512 is a synchronous fast static RAM organized as 512-kword $\times$ 18-bit. It has realized high speed access time by employing the most advanced CMOS process and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. It is packaged in standard 119-bump BGA. Note: All power supply and ground pins must be connected for proper operation of the device. #### **Features** • Power supply: 3.3 V +10%, -5% Clock frequency: 200 MHz to 250 MHz - Internal self-timed late write - Byte write control (2 byte write selects, one for each 9-bit) - Optional ×36 configuration - HSTL compatible I/O - Programmable impedance output drivers - User selective input trip-point - Differential, HSTL clock inputs - Asynchronous G output control - · Asynchronous sleep mode - Limited set of boundary scan JTAG IEEE 1149.1 compatible - Protocol: Single clock register-register mode Preliminary: The specifications of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specifications. ### **Ordering Information** | Type No. | Access time | Cycle time | Package | |----------------|-------------|------------|-----------------------------| | HM62G18512BP-4 | 2.1 ns | 4.0 ns | 119-bump 1. 27 mm | | HM62G18512BP-5 | 2.5 ns | 5.0 ns | 14 mm × 22 mm BGA (BP-119A) | ### **Pin Arrangement** ## **Pin Description** | Name | I/O type | Descriptions | Notes | |-----------------|----------|---------------------------------------------------|--------------------------| | V <sub>DD</sub> | Supply | Core power supply | | | $V_{SS}$ | Supply | Ground | | | $V_{DDQ}$ | Supply | Output power supply | | | $V_{REF}$ | Supply | Input reference: provides input reference voltage | | | K | Input | Clock input. Active high. | | | K | Input | Clock input. Active low. | | | SS | Input | Synchronous chip select | | | SWE | Input | Synchronous write enable | | | SAn | Input | Synchronous address input | n = 0, 1, 218 | | SWEx | Input | Synchronous byte write enables | x = a, b | | G | Input | Asynchronous output enable | | | ZZ | Input | Power down mode select | | | ZQ | Input | Output impedance control | 1 | | DQxn | I/O | Synchronous data input/output | x = a, b<br>n = 0, 1, 28 | | M1, M2 | Input | Output protocol mode select | | | TMS | Input | Boundary scan test mode select | | | TCK | Input | Boundary scan test clock | | | TDI | Input | Boundary scan test data input | | | TDO | Output | Boundary scan test data output | | | NC | _ | No connection | | | _ | | | | | M1 | M2 | Protocol | Notes | |-----|-----|--------------------------------------------|-------| | Vec | Vpp | Synchronous register to register operation | 2 | Notes: 1. ZQ is to be connected to $V_{SS}$ via a resistance RQ where 150 $\Omega \le RQ \le 300 \ \Omega$ , if ZQ = $V_{DDQ}$ or open, output buffer impedance will be maximum. A case of minimum impedance, it needs to connect over 120 $\Omega$ between ZQ and $V_{SS}$ . 2. There is 1 protocol with mode pin. Mode control pins (M1, M2) are to be tied either V<sub>DD</sub> or V<sub>SS</sub> respectively. The state of the Mode control inputs must be set before power-up and must not change during device operation. Mode control inputs are not standard inputs and may not meet V<sub>IH</sub> or V<sub>IL</sub> specification. This SRAM is tested only in the synchronous register to register operation. # **Block Diagram** # **Operation Table** | ZZ | SS | G | SWE | SWEa | SWEb | K | $\overline{K}$ | Operation | DQ (n) | DQ (n + 1) | |----|----|---|-----|------|------|-----|----------------|------------------------|--------|------------------| | Н | × | × | × | × | × | × | × | sleep mode | High-Z | High-Z | | L | Н | × | × | × | × | L-H | H-L | Dead<br>(not selected) | × | High-Z | | L | × | Н | × | × | × | × | × | Dead<br>(Dummy read) | High-Z | High-Z | | L | L | L | Н | × | × | L-H | H-L | Read | × | Dout<br>(a,b)0-8 | | L | L | × | L | L | L | L-H | H-L | Write a, b byte | High-Z | Din (a,b)0-8 | | L | L | × | L | L | Н | L-H | H-L | Write a byte | High-Z | Din (a)0-8 | | L | L | × | L | Н | L | L-H | H-L | Write b byte | High-Z | Din (b)0-8 | Notes: 1. $\times$ means don't care for synchronous inputs, and H or L for asynchronous inputs. - 2. $\overline{\text{SWE}}$ , $\overline{\text{SS}}$ , $\overline{\text{SWEa}}$ to $\overline{\text{SWEb}}$ , SA are sampled at the rising edge of K clock. - 3. Although differential clock operation is implied, this SRAM will operate properly with one clock phase (either K or $\overline{K}$ ) tied to $V_{REF}$ . Under such single-ended clock operation, all parameters specified within this document will be met. #### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | Notes | |---------------------------------------------|------------------|---------------------------|------|-------| | Input voltage on any pin | V <sub>IN</sub> | $-0.5$ to $V_{DDQ} + 0.5$ | V | 1, 4 | | Core supply voltage | V <sub>DD</sub> | -0.5 to 3.9 | V | 1 | | Output supply voltage | $V_{\text{DDQ}}$ | -0.5 to 2.2 | V | 1, 4 | | Operating temperature | T <sub>OPR</sub> | 0 to 70 | °C | | | Storage temperature | T <sub>STG</sub> | -55 to 125 | °C | | | Junction temperature | Tj | 110 | °C | | | Output short–circuit current | I <sub>OUT</sub> | 25 | mA | | | Latch up current | I <sub>LI</sub> | 200 | mA | | | Package junction to case thermal resistance | θЈС | 2 | °C/W | 5, 7 | | Package junction to ball thermal resistance | θЈВ | 5 | °C/W | 6, 7 | Notes: 1. All voltage is referred to $V_{\rm ss}$ . - 2. Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted the Operation Conditions. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. - 3. These CMOS memory circuits have been designed to meet the DC and AC specifications shown in the tables after thermal equilibrium has been established. - 4. The supply voltage application sequence need to be powered up in the following manner: $V_{SS}$ , $V_{DD}$ , $V_{DDQ}$ , $V_{REF}$ then $V_{IN}$ . Remember, according to the Absolute Maximum Ratings table, $V_{DDQ}$ is not to exceed 3.9 V, whatever the instantaneous value of $V_{DDQ}$ . - θJC is measured at the center of mold surface in fluorocarbon (See Figure "Definition of Measurement"). - θJB is measured on the center ball pad after removing the ball in fluorocarbon (See Figure "Definition of Measurement"). - 7. These thermal resistance values have error of $\pm 5^{\circ}$ C/W. **Definition of Measurement** Note: The following the DC and AC specifications shown in the Tables, this device is tested under the minimum transverse air flow exceeding 500 linear feet per minute. # **DC Operating Conditions** (Ta = 0 to $70^{\circ}$ C [Tj max = $110^{\circ}$ C]) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |-------------------------------|-----------------------------|------------------------|------|------------------------|------|-------| | Supply voltage (Core) | $V_{\scriptscriptstyle DD}$ | 3.135 | 3.30 | 3.63 | V | | | Supply voltage (I/O) | $V_{\text{DDQ}}$ | 1.4 | 1.5 | 1.6 | V | _ | | Supply voltage | $V_{ss}$ | 0 | 0 | 0 | V | | | Input reference voltage (I/O) | $V_{REF}$ | 0.65 | 0.75 | 0.90 | V | 1 | | Input high voltage | $V_{\text{IH}}$ | V <sub>REF</sub> + 0.1 | _ | $V_{DDQ} + 0.3$ | V | 4 | | Input low voltage | $V_{\text{IL}}$ | -0.5 | _ | $V_{\text{REF}} - 0.1$ | V | 4 | | Clock differential voltage | $V_{DIF}$ | 0.1 | _ | $V_{DDQ} + 0.3$ | V | 2, 3 | | Clock common mode voltage | V <sub>CM</sub> | 0.55 | _ | 0.90 | V | 3 | Notes: 1. Peak to peak AC component superimposed on $V_{REF}$ may not exceed 5% of $V_{REF}$ . 2. Minimum differential input voltage required for differential input clock operation. - 3. See following figure. - 4. $V_{REF} = 0.75 \text{ V (typ)}$ . Differential Voltage/Common Mode Voltage # **DC Characteristics** (Ta = 0 to 70°C, [Tj max = 110°C], $V_{DD} = 3.3 \text{ V} + 10\%, -5\%$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Notes | |------------------------------------------------------------------------------|-------------------|--------------------------------------|-----|--------------------------------------|------|-------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2 | μΑ | 1 | | Output leakage current | I <sub>LO</sub> | _ | _ | 5 | μΑ | 2 | | Standby current | I <sub>SBZZ</sub> | _ | _ | 100 | mA | 3 | | V <sub>DD</sub> operating current,<br>excluding output drivers<br>4 ns cycle | I <sub>DD4</sub> | _ | _ | 700 | mA | 4 | | V <sub>DD</sub> operating current,<br>excluding output drivers<br>5 ns cycle | I <sub>DD5</sub> | _ | _ | 600 | mA | 4 | | Quiescent active power supply current | I <sub>DD2</sub> | _ | _ | 200 | mA | 5 | | Output low voltage | V <sub>OL</sub> | V <sub>SS</sub> | _ | V <sub>ss</sub> + 0.4 | V | 6 | | Output high voltage | $V_{OH}$ | $V_{DDQ} - 0.4$ | _ | $V_{DDQ}$ | V | 6 | | ZQ pin connect resistance | RQ | 150 | 250 | 300 | Ω | | | Output low current | I <sub>OL</sub> | (V <sub>DDQ</sub> /2)/[(RQ/5)–15%] | _ | (V <sub>DDQ</sub> /2)/[(RQ/5)+15%] | mA | 7, 9 | | Output high current | I <sub>OH</sub> | (V <sub>DDQ</sub> /2)/[(RQ/5-4)+15%] | _ | (V <sub>DDQ</sub> /2)/[(RQ/5-4)-15%] | mA | 8, 9 | Notes: 1. $0 \le Vin \le V_{DDQ}$ for all input pins (except $V_{REF}$ , ZQ, M1, M2 pin). - 2. $0 \le Vout \le V_{DDO}$ , DQ in High-Z. - 3. All inputs (except clock) are held at either $V_{IH}$ or $V_{IL}$ , ZZ is held at $V_{IH}$ , lout = 0 mA, Spec is guaranteed at 75°C junction temperature. - 4. lout = 0 mA, read 50%/write 50%, $V_{DD} = V_{DD}$ max, $V_{IN} = V_{IH}$ or $V_{IL}$ , Frequency = minimum cycle. - 5. lout = 0 mA, read 50%/write 50%, $V_{DD} = V_{DD}$ max, $V_{IN} = V_{IH}$ or $V_{IL}$ , Frequency = 3 MHz. - 6. Minimum impedance push pull output buffer mode, $I_{OH} = -6$ mA, $I_{OL} = 6$ mA. - 7. Measured at $V_{OL} = 1/2 V_{DDQ}$ . - 8. Measured at $V_{OH} = 1/2 V_{DDQ}$ . - 9. Output buffer impedance can be programmed by terminating the ZQ pin to $V_{ss}$ through a precision resister (RQ). The value of RQ is five times the output impedance desired. The allowable range of RQ to guarantee impedance matching with a tolerance of 15% is between 150 $\Omega$ and 300 $\Omega$ . If the status of ZQ pin is open, output impedance is maximum. Maximum impedance occurs with ZQ connected to $V_{DDQ}$ . The impedance update of the output driver occurs when the SRAM is in High-Z. Write and Deselect operations will synchronously switch the SRAM into and out of High-Z, therefore triggering an update. The user may choose to invoke asynchronous $\overline{G}$ updates by providing a $\overline{G}$ setup and hold about the K clock to guarantee the proper update. At power-up, the output impedance defaults to minimum impedance. It will take 2048 cycles for the impedance to be completely updated if the programmed impedance is much higher than minimum impedance. ## Capacitance ( $Ta = 25^{\circ}C$ , f = 1 MHz) | Parameter | Symbol | Min | Max | Unit | Note | | |---------------------------------------------------------|------------------|-----|-----|------|------|--| | Input capacitance (SAn, SS, SWE, SWEx) | C <sub>IN</sub> | _ | 4 | pF | 1 | | | Input capacitance (K, $\overline{K}$ , $\overline{G}$ ) | $C_{\text{CLK}}$ | _ | 7 | pF | 1 | | | Input/Output capacitance (DQxn) | $C_{10}$ | _ | 5 | pF | 1 | | Note: 1. This parameter is sampled and not 100% tested. **AC Characteristics** (Ta = 0 to 70°C, [Tj max = 110°C], $V_{DD} = 3.3 \text{ V} + 10\%, -5\%$ ) #### **Test Conditions** - Input pulse levels (K, $\overline{K}$ ): $V_{DIF} = 0.75 \text{ V}$ , $V_{CM} = 0.75 \text{ V}$ - Input timing reference level $(K, \overline{K})$ : Differential cross point - Input pulse levels (except K, $\overline{K}$ ): $V_{IL} = 0.25 \text{ V}$ , $V_{IH} = 1.25 \text{ V}$ - Input and output timing reference levels (except K, $\overline{K}$ ): $V_{REF} = 0.75 \text{ V}$ - Input rise and fall time: 0.5 ns (10% to 90%) - Measurement condition: the minimum impedance push pull output buffer mode, $I_{OH} = -6$ mA, $I_{OL} = 6$ mA - Output driver supply voltage: $V_{DDQ} = 1.5 \text{ V}$ - Output load: See figure Single Differential Clock Register-Register Mode (M1 = $V_{SS}$ , M2 = $V_{DD}$ ) #### HM62G18512 | | | -4 | | -5 | | | | |-----------------------------------------|--------------------|------|------|------|------|------|---------| | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | CK clock cycle time | t <sub>KHKH</sub> | 4.0 | _ | 5.0 | _ | ns | | | CK clock high width | t <sub>KHKL</sub> | 1.5 | _ | 1.5 | _ | ns | | | CK clock low width | t <sub>KLKH</sub> | 1.5 | _ | 1.5 | _ | ns | | | Address setup time | t <sub>AVKH</sub> | 0.5 | _ | 0.5 | _ | ns | | | Data setup time | t <sub>DVKH</sub> | 0.5 | _ | 0.5 | _ | ns | | | Address hold time | t <sub>KHAX</sub> | 0.75 | _ | 1.0 | _ | ns | 1 | | Data hold time | $t_{\text{KHDX}}$ | 0.75 | _ | 1.0 | _ | ns | 1 | | Clock high to output valid | $t_{\rm KHQV}$ | _ | 2.1 | _ | 2.5 | ns | 2 | | Clock high to output hold | t <sub>KHQX</sub> | 0.5 | _ | 0.5 | _ | ns | 2 | | Clock high to output valid (SS control) | $t_{\text{KHQX2}}$ | _ | 2.1 | _ | 2.5 | ns | 2, 5 | | Clock high to output High-Z | t <sub>KHQZ</sub> | _ | 2.5 | _ | 3.0 | ns | 2, 3 | | Output enable low to output Low-Z | t <sub>GLQX</sub> | 0.5 | _ | 0.5 | _ | ns | 2, 5 | | Output enable low to output valid | t <sub>GLQV</sub> | _ | 2.5 | _ | 2.5 | ns | 2, 3 | | Output enable low to output High-Z | $t_{\text{GHQZ}}$ | _ | 2.5 | _ | 2.5 | ns | 2, 3 | | Sleep mode recovery time | t <sub>zzr</sub> | 10.0 | _ | 10.0 | _ | ns | 6 | | Sleep mode enable time | t <sub>zze</sub> | _ | 10.0 | _ | 10.0 | ns | 2, 3, 6 | - Notes: 1. Guaranteed by design. - 2. Refer to the Test Conditions. - 3. Transitions are measured at start point of output high impedance from output low impedance. - 4. Output driver impedance updates during High-Z. - 5. Transitions are measured $\pm 50$ mV from steady state voltage. - 6. When ZZ is switching, clock input K must be at same logic levels for reliable operation. # **Timing Waveforms** ## Read Cycle-1 # $\textbf{Read Cycle-2} \ (\overline{SS} \ Controlled)$ # $\textbf{Read Cycle-3} \ (\overline{G} \ Controlled)$ # Write Cycle #### Read-Write Cycle #### **ZZ** Control #### HITACHI ### **Boundary Scan Test Access Port Operations** In order to perform the interconnect testing of the modules that include this SRAM, the serial boundary scan test access port (TAP) is designed to operate in a manner consistent with IEEE Standard 1149.1 - 1990. But does not implement all of the functions required for 1149.1 compliance The HM62Gxx series contains a TAP controller. Instruction register, Boundary scans register, Bypass register and ID register. #### **Test Access Port Pins** | Symbol I/O | Name | | |------------|------------------|---| | TCK | Test clock | _ | | TMS | Test mode select | | | TDI | Test data in | | | TDO | Test data out | | Note: This Device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. To disable the TAP, TCK must be connected to $V_{\rm ss}$ . TDO should be left unconnected. To test Boundary scan, ZZ pin need to be kept below $V_{REF} - 0.4 \text{ V}$ . **TAP DC Operating Conditions** (Ta = 0 to 70 $^{\circ}$ C, [Tj max = 110 $^{\circ}$ C]) | Parameter | Symbol | Min | Max | Unit | Notes | |-------------------------------------|-----------------|------|----------------|------|-------| | Boundary scan input high voltage | $V_{IH}$ | 2.0 | $V_{DD} + 0.3$ | V | | | Boundary scan input low voltage | V <sub>IL</sub> | -0.5 | 0.8 | V | | | Boundary scan input leakage current | I <sub>LI</sub> | -2 | 2 | μΑ | 1 | | Boundary scan output low voltage | V <sub>OL</sub> | _ | 0.4 | V | 2 | | Boundary scan output high voltage | $V_{OH}$ | 2.4 | _ | V | 3 | Notes: 1. $0 \le Vin \le V_{DD}$ for all logic input pin. - 2. $I_{OL} = 8 \text{ mA}.$ - 3. $I_{OH} = -8 \text{ mA}.$ **TAP AC Characteristics** (Ta = 0 to $70^{\circ}$ C, [Tj max = $110^{\circ}$ C]) | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------|-------------------|-----|-----|------|------| | Test clock cycle time | t <sub>THTH</sub> | 67 | _ | ns | | | Test clock high pulse width | $t_{THTL}$ | 30 | _ | ns | | | Test clock low pulse width | t <sub>TLTH</sub> | 30 | _ | ns | | | Test mode select setup | t <sub>MVTH</sub> | 10 | _ | ns | | | Test mode select hold | t <sub>THMX</sub> | 10 | _ | ns | | | Capture setup | t <sub>cs</sub> | 10 | _ | ns | 1 | | Capture hold | t <sub>CH</sub> | 10 | _ | ns | 1 | | TDI valid to TCK high | t <sub>DVTH</sub> | 10 | _ | ns | | | TCK high to TDI don't care | t <sub>THDX</sub> | 10 | _ | ns | | | TCK low to TDO unknown | t <sub>TLQX</sub> | 0 | _ | ns | | | TCK low to TDO valid | t <sub>TLQV</sub> | _ | 20 | ns | | Note: 1. $t_{cs} + t_{ch}$ defines the minimum pause in RAM I/O pad transitions to assure pad data capture. #### **TAP Test Conditions** • Input pulse levels: 0 to 3.0 V Input and output timing reference levels: 1.5 V Input rise and fall time: 2 ns (10% to 90%) (typ) • Output Load: See figure # **TAP Controller Timing Diagram** ### **Test Access Port Registers** | Register name | Length | Symbol | Note | | |------------------------|---------|-----------|------|--| | Instruction register | 3 bits | IR [0;2] | | | | Bypass register | 1 bit | BP | | | | ID register | 32 bits | ID [0;31] | | | | Boundary scan register | 51 bits | BS [1;51] | | | **TAP Controller Instruction Set** | IR2 | IR1 | IR0 | Instruction | Operation | |-----|-----|-----|-------------|-----------------------------------------------------| | 0 | 0 | 0 | SAMPLE-Z | Tristate all data drivers and capture the pad value | | 0 | 0 | 1 | IDCODE | | | 0 | 1 | 0 | SAMPLE-Z | Tristate all data drivers and capture the pad value | | 0 | 1 | 1 | BYPASS | | | 1 | 0 | 0 | SAMPLE | | | 1 | 0 | 1 | BYPASS | | | 1 | 1 | 0 | BYPASS | | | 1 | 1 | 1 | BYPASS | | Note: This Device does not perform EXTEST, INTEST or the preload portion of the PRELOAD command in IEEE 1149.1. #### **Boundary Scan Order** | Bit No. | Bump ID | Signal name | Bit No. | Bump ID | Signal name | |---------|---------|-------------|---------|---------|-------------| | 1 | 5R | M2 | 27 | 2B | NC | | 2 | 6T | SA15 | 28 | 3A | SA6 | | 3 | 4P | SA14 | 29 | 3C | SA3 | | 4 | 6R | SA10 | 30 | 2C | SA13 | | 5 | 5T | SA12 | 31 | 2A | SA0 | | 6 | 7T | ZZ | 32 | 1D | DQb0 | | 7 | 7P | DQa0 | 33 | 2E | DQb1 | | 8 | 6N | DQa1 | 34 | 2G | DQb2 | | 9 | 6L | DQa2 | 35 | 1H | DQb3 | | 10 | 7K | DQa3 | 36 | 3G | SWEb | | 11 | 5L | SWEa | 37 | 4D | ZQ | | 12 | 4L | K | 38 | 4E | SS | | 13 | 4K | K | 39 | 4G | NC | | 14 | 4F | G | 40 | 4H | NC | | 15 | 6H | DQa8 | 41 | 4M | SWE | | 16 | 7G | DQa7 | 42 | 2K | DQb8 | | 17 | 6F | DQa6 | 43 | 1L | DQb7 | | 18 | 7E | DQa5 | 44 | 2M | DQb6 | | 19 | 6D | DQa4 | 45 | 1N | DQb5 | | 20 | 6A | SA2 | 46 | 2P | DQb4 | | 21 | 6C | SA1 | 47 | 3T | SA11 | | 22 | 5C | SA5 | 48 | 2R | SA9 | | 23 | 5A | SA4 | 49 | 4N | SA16 | | 24 | 6B | SA18 | 50 | 2T | SA17 | | 25 | 5B | SA8 | 51 | 3R | M1 | | 26 | 3B | SA7 | | | | Notes: 1. Bit number1 is the first scan bit to exit the chip. - 2. The NC pads listed in this table are indeed no connects, but are represented in the boundary scan register by a "Place Holder". Placeholder registers are internally connected to $V_{ss}$ . - 3. In Boundary scan mode, differential input K and $\overline{K}$ are referred to each other and must be at opposite logic levels for reliable operation. - 4. ZZ must remain at $V_{_{\rm IL}}$ during boundary scan. - 5. In boundary scan mode, ZQ must be driven to $V_{\text{DDQ}}$ or $V_{\text{SS}}$ supply rail to ensure consistent results. - 6. M1 and M2 must be driven to $V_{\rm DD}$ or $V_{\rm SS}$ supply rail to ensure consistent results. ## **ID** register | Bit No. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------------|----|----|----|----|----|-------|----|----|----|-----|-------|-------|------|----|----|----|----|----|------|-------|------|----|---|---|---|-----|---|---|---|---|---|--| | Value | × | × | × | × | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | Vendor<br>Revision No. Depth | | | | | ١ | Vidtl | า | | | Use | in th | ne fu | ture | | | | | ٧ | end/ | or II | ) No | ١. | | | | Fix | | | | | | | ## **TAP Controller State Diagram** Note: The value adjacent to each state transition in this figure represents the signal present at TMS at the time of a rising edge at TCK. No matter what the original state of the controller, it will enter Test-Logic-Reset when TMS is held high for at least five rising edges of TCK. # **Package Dimensions** #### **HM62G18512BP Series** (BP-119A) ### **HITACHI** #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # IITACH Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 NorthAmerica : http://semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg : http://www.hitachi.com.sg/grp3/sicd : http://www.hitachi.co.jp/Sicd/indx.htm Asia Japan #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Germany Fax: <1>(408) 433-0223 Tel: <49> (89) 9 9180-0 Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <886> (2) 2718-3666 Tel: <44> (1628) 585000 Fax: <44> (1628) 585160 Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia Ltd. 16 Collyer Quay #20-00 Hitachi Asia Ltd. Hitachi Tower Taiwan Taipei Branch Office 3rd Flr, Hung Kuo Building, No.167, Tun Hwa North Road, Taipei (105) Fax: <886> (2) 2718-8180 Telex: 23222 HAS-TP Copyright © Hitachi, Ltd., 2000. All rights reserved. Printed in Japan. Colophon 1.0 Hitachi Asia (Hong Kong) Ltd. Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX Group III (Electronic Components) 7th Fir, North Tower, World Finance Centre. Harbour City, Canton Road, Tsim Sha Tsui,