

Data Sheet July 11, 2006 FN9254.0

# 1.2A Integrated FETs, High Efficiency Synchronous Buck Regulator

ISL8011 is an integrated FET, 1.2A synchronous buck regulator for general purpose point-of load applications. It is optimized for generating low output voltages down to 0.8V. The supply voltage range is from 2.7V to 5.5V allowing the use from common 3.3V or 5V supply rails and Lithium ion battery inputs. It has guaranteed minimum output current of 1.2A. 1.5MHz pulse-width modulation (PWM) switching frequency allowing the use of small external components.

The ISL8011 includes a pair of low on-resistance P-channel and N-channel internal MOSFETs to maximize efficiency and minimize external component count. 100% duty-cycle operation allows less than 200mV dropout voltage at 1.2A.

The ISL8011 offers a 200ms Power-On-Reset (POR) timer at power-up. When shutdown, the ISL8011 discharges the output capacitor. Other features include internal digital soft-start, enable for power sequence, overcurrent protection, and thermal shutdown.

The ISL8011 is offered in a 10 Ld 3x3mm DFN package with 1mm maximum height. The complete converter occupies less than 1cm<sup>2</sup> area.

# Ordering Information

| PART NUMBER<br>(NOTE) | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG.# |
|-----------------------|-----------------|------------------------|----------------------|---------------|
| ISL8011IRZ            | 011Z            | -40 to 85              | 10 Ld 3x3 DFN        | L10.3x3       |
| ISL8011IRZ-T          | 011Z            | -40 to 85              | 10 Ld 3x3 DFN        | L10.3x3       |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

### **Features**

- High Efficiency Synchronous Buck Regulator with Up to 95% Efficiency
- 2.7V to 5.5V Supply Voltage
- 1.2A Guaranteed Output Current
- 100% Maximum Duty Cycle
- · Peak Current Limiting, Short Circuit Protection
- · 200ms Power-On Reset
- 3% Output Accuracy Over Temperature/Load/Line
- Less than 1µA Logic Controlled Shutdown Current
- · Internal Loop Compensation
- Internal Digital Soft-Start
- Over-Temperature Protection
- Enable
- Small 10 Ld 3x3mm DFN
- · Pb-Free Plus Anneal Available (RoHS Compliant)

# **Applications**

- DC/DC POL Modules
- μC/μP, FPGA & DSP Power
- Plug-in DC/DC Modules for Routers and Switchers
- Portable Instruments
- · Test and Measurement Systems

### **Pinout**

ISL8011 (10 LD 3x3 DFN) TOP VIEW



### Absolute Maximum Ratings (Reference to SGND)

| Supply Voltage (PVIN, V <sub>CC</sub> )0.3V to 6.5V |
|-----------------------------------------------------|
| EN, MODE, PHASE, POR0.3V to V <sub>CC</sub> +0.3V   |
| FB0.3V to 2.7V                                      |
| PGND0.3V to 0.3V                                    |
| Recommended Operating Conditions                    |
| PVIN Supply Voltage Range 2.7V to 5.5V              |
| Load Current Range OA to 1.2A                       |

Ambient Temperature Range.....-40°C to 85°C

### **Thermal Information**

| Thermal Resistance (Notes 1, 2)       | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) |
|---------------------------------------|----------------------|------------------------|
| 3x3 DFN Package                       | 46                   | 4                      |
| Junction Temperature Range            |                      | 5°C to 150°C           |
| Storage Temperature Range             | 6                    | 5°C to 150°C           |
| Maximum Lead Temperature (Soldering 1 | 0s)                  | 300°C                  |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

### NOTES:

- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 2.  $\theta_{JC}$ , "case temperature" location is at the center of the exposed metal pad on the package underside. See Tech Brief TB379.

### **Electrical Specifications**

Unless otherwise noted, all parameter limits are guaranteed over the recommended operating conditions and the typical specification are measured at the following conditions:  $T_A = 25$ °C,  $V_{PVIN} = V_{VCC} = 3.6$ V,  $EN = V_{CC}$ ,  $L = 1.8 \mu H$ ,  $C1 = 10 \mu F$ ,  $C2 = 10 \mu F$ ,  $I_{OUT} = 0$ A (see the Typical Application Circuit).

| PARAMETER                                      | SYMBOL            | TEST CONDITIONS                                                          | MIN   | TYP  | MAX   | UNITS |
|------------------------------------------------|-------------------|--------------------------------------------------------------------------|-------|------|-------|-------|
| SUPPLY                                         | •                 |                                                                          | •     | l    |       |       |
| V <sub>CC</sub> Undervoltage Lockout Threshold | V <sub>UVLO</sub> | Rising                                                                   | -     | 2.5  | 2.7   | V     |
|                                                |                   | Falling                                                                  | 2.2   | 2.4  | -     | V     |
| Quiescent Supply Current                       | I <sub>PVIN</sub> | No load at the output                                                    | -     | 5    | 8     | mA    |
| Shut Down Supply Current                       | I <sub>SD</sub>   | V <sub>CC</sub> = PVIN = 5.5V, EN = low                                  | -     | 0.1  | 2     | μΑ    |
| OUTPUT REGULATION                              |                   |                                                                          |       |      |       |       |
| FB Regulation Voltage                          | V <sub>FB</sub>   | T <sub>A</sub> = 0°C to 85°C                                             | 0.784 | 0.8  | 0.816 | V     |
|                                                |                   | T <sub>A</sub> = -40°C to 85°C                                           | 0.78  | 0.8  | 0.82  | V     |
| FB Bias Current                                | I <sub>FB</sub>   | FB = 0.75V                                                               | -     | 0.1  | -     | μΑ    |
| Output Voltage Accuracy                        |                   | PVIN = $V_O$ + 0.5V to 5.5V, $I_O$ = 0 to 1.2A,<br>$T_A$ = -40°C to 85°C | -3    | -    | 3     | %     |
| Line Regulation                                |                   | $PVIN = V_O + 0.5V \text{ to } 5.5V \text{ (minimal } 2.7V)$             | -     | 0.2  | -     | %/V   |
| Maximum Output Current                         |                   |                                                                          | 1.2   | -    | -     | А     |
| COMPENSATION                                   |                   |                                                                          |       |      |       |       |
| Error Amplifier Trans-conductance              |                   | Adjustable version, design info only                                     | -     | 20   | -     | μA/V  |
| PHASE                                          | *                 |                                                                          |       |      |       |       |
| P-Channel MOSFET On Resistance                 |                   | PVIN = 3.6V, Io = 200mA                                                  | -     | 0.12 | 0.22  | Ω     |
|                                                |                   | PVIN = 2.7V, Io = 200mA                                                  | -     | 0.16 | 0.27  | Ω     |
| N-Channel MOSFET On Resistance                 |                   | PVIN = 3.6V, lo = 200mA                                                  | -     | 0.11 | 0.22  | Ω     |
|                                                |                   | PVIN = 2.7V, Io = 200mA                                                  | -     | 0.15 | 0.27  | Ω     |
| P-Channel MOSFET Peak Current Limit            | I <sub>PK</sub>   |                                                                          | 1.5   | 2.1  | 2.6   | Α     |
| PHASE Maximum Duty Cycle                       |                   |                                                                          | -     | 100  | -     | %     |
| PWM Switching Frequency                        | f <sub>S</sub>    | T <sub>A</sub> = -40°C to 85°C                                           | 1.35  | 1.6  | 1.75  | MHz   |
| PHASE Minimum On Time                          |                   |                                                                          | -     | -    | 140   | ns    |
| Soft Start-Up Time                             |                   |                                                                          | -     | 1.1  | -     | ms    |

intersil FN9254.0 July 11, 2006

## **Electrical Specifications**

Unless otherwise noted, all parameter limits are guaranteed over the recommended operating conditions and the typical specification are measured at the following conditions:  $T_A = 25$ °C,  $V_{PVIN} = V_{VCC} = 3.6$ V,  $EN = V_{CC}$ ,  $L = 1.8 \mu H$ ,  $C1 = 10 \mu F$ ,  $C2 = 10 \mu F$ ,  $I_{OUT} = 0$ A (see the Typical Application Circuit). **(Continued)** 

| PARAMETER                                   | SYMBOL | TEST CONDITIONS                          | MIN   | TYP  | MAX   | UNITS |
|---------------------------------------------|--------|------------------------------------------|-------|------|-------|-------|
| POR                                         |        |                                          | •     |      |       |       |
| Output Low Voltage                          |        | Sinking 1mA, FB = 0.7V                   | -     | -    | 0.3   | V     |
| Delay Time                                  |        |                                          | 150   | 200  | 275   | ms    |
| POR Pin Leakage Current                     |        | POR = V <sub>CC</sub> = 3.6V             | -     | 0.01 | 0.1   | μA    |
| Minimum Supply Voltage for Valid POR Signal |        |                                          | 1.2   | -    | -     | V     |
| Internal PGOOD Low Rising Threshold         |        | Percentage of Nominal Regulation Voltage | 89.5  | 92   | 94.5  | %     |
| Internal PGOOD Low Falling Threshold        |        | Percentage of Nominal Regulation Voltage | 85    | 88   | 91    | %     |
| Internal PGOOD High Rising Threshold        |        | Percentage of Nominal Regulation Voltage | 105.5 | 108  | 110.5 | %     |
| Internal PGOOD High Falling Threshold       |        | Percentage of Nominal Regulation Voltage | 102   | 105  | 108   | %     |
| Internal PGOOD Delay Time                   |        |                                          | -     | 50   | -     | μs    |
| EN                                          |        |                                          |       |      |       |       |
| Logic Input Low                             |        |                                          | -     | -    | 0.4   | V     |
| Logic Input High                            |        |                                          | 1.4   | -    | -     | V     |
| Logic Input Leakage Current                 |        | Pulled up to 5.5V                        | -     | 0.1  | 1     | μA    |
| Thermal Shutdown                            |        |                                          | -     | 150  | -     | °C    |
| Thermal Shutdown Hysteresis                 |        |                                          | -     | 25   | -     | °C    |

# **Typical Operating Performance**



FIGURE 1. EFFICIENCY vs LOAD CURRENT ( $V_{IN} = 5.0V$ )



FIGURE 2.  $V_{OUT}$  vs LOAD CURRENT ( $V_{IN} = 5V$ )

intersil FN9254.0 July 11, 2006

# Typical Operating Performance (Continued)





FIGURE 4. SWITCHING FREQUENCY vs VIN



FIGURE 5. LINE REGULATION (IO = 1A)



FIGURE 6. LOAD REGULATION ( $V_{IN} = 3.6V$ )



FIGURE 7. SOFT-START



FIGURE 8. STEADY-STATE ( $V_{IN} = 3.6V$ ;  $V_{O} = 1.6V$ ;  $I_{O} = 1A$ )

# Typical Operating Performance (Continued)



FIGURE 9. LOAD TRANSIENT ( $V_{IN} = 3.6V$ ;  $V_O = 1.6V$ ;  $I_O = 0A~1A$ )

# Pin Descriptions

### **PVIN**

Input supply voltage. Connect a  $10\mu F$  ceramic capacitor to power ground.

### VCC

Supply voltage for internal analog and digital control circuits, delivered from PVIN. Bypass with  $0.1\mu F$  ceramic capacitor to signal ground.

### ΕN

Regulator enable pin. Force this pin above 1.4V enable the chip. Force this pin below 0.4V shutdown the chip and discharge output capacitor when driven to low. Do not leave this pin floating.

### POR

200ms timer output. At power-up or EN HI, this output is a 200ms delayed Power-Good signal for the output voltage.

#### **GND**

Ground.

### **PHASE**

Switching node connection. Connect to one terminal of inductor.

### **PGND**

Power ground. Connect all power grounds to this pin.

### **SGND**

Analog ground. SGND and PGND should only have one point connection.

5

### FB

Buck regulator output feedback. Connect to the output through a resistor divider for adjustable the output voltage.

### **Exposed Pad**

The exposed pad must be connected to the PGND pin for proper electrical performance and optimal thermal performance.

FN9254.0 July 11, 2006

# **Typical Applications**



FIGURE 10. TYPICAL APPLICATION FOR ADJUSTABLE VERSION

# **Block Diagram**



FIGURE 11. FUNCTIONAL BLOCK DIAGRAM

# Theory of Operation

ISL8011 is an integrated FET, 1.2A synchronous buck regulator for general purpose point-of load applications. The regulator operates at 1.5MHz fixed switching frequency under heavy load condition to allow small external inductor and capacitors to be used for minimal printed-circuit board (PCB) area. The supply current is typically only 0.1µA when the regulator is shut down.

#### PWM Control Scheme

The ISL8011 employs the current-mode pulse-width modulation (PWM) control scheme for fast transient response and pulse-by-pulse current limiting. Figure 11 shows the block diagram. The current loop consists of the oscillator, the PWM comparator COMP, current sensing circuit, and the slope compensation for the current loop stability. The current sensing circuit consists of the resistance of the P-channel MOSFET when it is turned on and the current sense amplifier (CSA). The gain for the current sensing circuit is typically 0.4V/A. The control reference for the current loops comes from the error amplifier EAMP of the voltage loop.

The PWM operation is initialized by the clock from the oscillator. The P-channel MOSFET is turned on at the beginning of a PWM cycle and the current in the MOSFET starts to ramp up. When the sum of the CSA and the compensation slope (0.675V/µs) reaches the control reference of the current loop, the PWM comparator COMP sends a signal to the PWM logic to turn off the P-MOSFET and to turn on the N-channel MOSFET. The N-MOSFET stays on until the end of the PWM cycle. Figure 12 shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the compensation ramp and the CSA output.

The output voltage is regulated by controlling the reference voltage to the current loop. The bandgap circuit outputs a 0.8V reference voltage to the voltage control loop. The feedback signal comes from the FB pin. The soft-start block only affects the operation during the start-up and will be discussed separately shortly. The error amplifier is a transconductance amplifier that converts the voltage error signal to a current output. The voltage loop is internally compensated with the 25pF and  $400k\Omega$  RC network. The maximum EAMP voltage output is precisely clamped to the bandgap voltage (1.172V).

### **Overcurrent Protection**

The overcurrent protection is realized by monitoring the CSA output with the OCP comparator, as shown in Figure 11. The current sensing circuit has a gain of 0.4V/A, from the N-MOSFET current to the CSA output. When the CSA output reaches 1V, which is equivalent to 2.5A for the switch current, the OCP comparator is tripped to turn off the P-MOSFET immediately.

### **Short-Circuit Protection**

A short-circuit protection (SCP) comparator monitors the FB pin voltage for output short-circuit protection. When the FB is lower than 0.2V, the SCP comparator forces the PWM oscillator frequency to drop to 1/3 of the normal operation value. This comparator is effective during start-up or an output short-circuit event.



FIGURE 12. PWM OPERATION WAVEFORMS

### POR Signal

The ISL8011 offers a power-on reset (POR) signal for resetting the microprocessor at the power-up. When the output voltage is not within a power-good window, the POR pin outputs an open-drain low signal to reset the microprocessor. The output voltage is monitored through the FB pin. When the voltage of the monitored node is within the window of 0.736V and 0.864V, a power-good signal is issued to turn off the open-drain POR pin. The rising edge of the POR output is delayed by 200ms.

### UVLO

When the input voltage is below the undervoltage lock out (UVLO) threshold, the regulator is disabled.

### Soft Start-Up

The soft start-up eliminates the inrush current during the start-up. The soft-start block outputs a ramp reference to both the voltage loop and the current loop. The two ramps limit the inductor current rising speed as well as the output voltage speed so that the output voltage rises in a controlled fashion. At the very beginning of the start-up, the output voltage is less than 0.2V; hence the PWM operating frequency is 1/3 of the normal frequency. Figure 7 shows the start-up waveforms.

### **Power MOSFETs**

The power MOSFETs are optimized for best efficiency. The on resistance for the P-MOSFET is typically 150m $\Omega$  and the on resistance for the N-MOSFET is typically  $150 \text{m}\Omega$ .

### 100% Duty Cycle

The ISL8011 features 100% duty cycle operation to maximize the battery life. When the battery voltage drops to

intersil FN9254.0 July 11, 2006

a level that the ISL8011 can no longer maintain the regulation at the output, the regulator completely turns on the P-MOSFET. The maximum drop out voltage under the 100% duty-cycle operation is the product of the load current and the on resistance of the P-MOSFET.

#### Enable

The enable (EN) input allows user to control the turning on or off the regulator for purposes such as power-up sequencing. The the regulator is enabled, there is typically a 300µs delay for waking up the bandgap reference. Then the soft start-up begins. When the regulator is disabled, the P-MOSFET is turned off immediately and the N-MOSFET is turned on.

#### Thermal Shut Down

The ISL8011 has built-in thermal protection. When the internal temperature reaches 150°C, the regulator is completely shut down. As the temperature drops to 130°C, the ISL8011 resumes operation by stepping through a soft start-up.

# V<sub>CC</sub> By-Passing

The V<sub>CC</sub> is voltage is the supply to the internal control circuit and is derived from the PVIN pin. An internal  $5\Omega$  resistor connects the two pins and also serves as an filtering resistor. An external 0.1µF ceramic capacitor is recommended to by-pass the V<sub>CC</sub> supply.

# Applications Information

### **Output Inductor and Capacitor Selection**

To consider state steady and transient operation, ISL8011 typically uses a 1.8µH output inductor. Higher or lower inductor values can be used to optimize the total converter system performance. For example, for higher output voltage 3.3V application, in order to decrease the inductor current ripple and output voltage ripple, the output inductor value can be increased as shown in Table 1. The inductor ripple current can be expressed as follows:

$$\Delta I = \frac{V_O \bullet \left(1 - \frac{V_O}{V_{IN}}\right)}{L \bullet f_S}$$

The inductor's saturation current rating needs be at least larger than the peak current. The maximum peak current of ISL8011 is 2.1A. The saturation current needs be over 2.1A for maximum output current application.

ISL8011 uses internal compensation network and the output capacitor value is dependant on the output voltage. The ceramic capacitor is recommended to be X5R or X7R. The recommended minimum output capacitor values are shown in Table 1.

TABLE 1. OUTPUT CAPACITOR VALUE vs VOUT

| V <sub>OUT</sub> | C <sub>OUT</sub> | L           |
|------------------|------------------|-------------|
| 0.8V             | 10µF             | 1.0μH~2.2μH |
| 1.2V             | 10μF             | 1.2µH~2.2µH |
| 1.6V             | 10μF             | 1.8µH~2.2µH |
| 1.8V             | 10μF             | 1.8µH~3.3µH |
| 2.5V             | 10μF             | 1.8µH~3.3µH |
| 3.3V             | 6.8µF            | 1.8µH~4.7µH |
| 3.6V             | 4.7µF            | 1.8μH~4.7μH |

In Table 1, the minimum output capacitor value is given for different output voltage to make sure the whole converter system stable. Due to the limitation on power dissipation when the regulator disable and discharge output capacitor, there is the maximum output capacitor value. The maximum output capacitor value is variable with the output voltage. The plot curve is shown in Figure 13.



FIGURE 13. THE MAXIMUM CAP vs THE OUTPUT VOLTAGE

### Input Capacitor Selection

The main functions for the input capacitor are to provide decoupling of the parasitic inductance and to provide filtering function to prevent the switching current flowing back to the supply rail. A 10µF X5R or X7R ceramic capacitor is a good starting point for the input capacitor selection.

### Output Voltage Setting Resistor Selection

The resistors R<sub>2</sub> and R<sub>3</sub> shown in Figure 10 set the output voltage for the adjustable version. The output voltage can be calculated by:

$$V_O = 0.8 \bullet \left( 1 + \frac{R_2}{R_3} \right)$$

where the 0.8V is the reference voltage. To minimize the accuracy impact on the output voltage, select the R2 and R3 no larger than  $100k\Omega$ .

intersil FN9254.0 July 11, 2006

### Layout Recommendation

The layout is a very important converter design step to make sure the designed converter works well. For ISL8011 buck converter, the power loop is composed of the output inductor L, the output capacitor  $C_{OUT}$ , Phase pin and PGND pin. It is necessary to make the power loop as small as possible. In order to make the output voltage regulate well and avoid the noise coupling from the power loop, SGND pin should be connected with PGND pin at the terminals of the load.

The heat of the IC is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for EMI performance.

FN9254.0 July 11, 2006

# Dual Flat No-Lead Plastic Package (DFN)







L10.3x3
10 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı        |          |      |       |
|--------|----------|----------|------|-------|
| SYMBOL | MIN      | NOMINAL  | MAX  | NOTES |
| Α      | 0.80     | 0.90     | 1.00 | -     |
| A1     | -        | -        | 0.05 | -     |
| A3     |          | 0.20 REF |      |       |
| b      | 0.18     | 0.23     | 0.28 | 5,8   |
| D      |          | 3.00 BSC |      |       |
| D2     | 1.95     | 2.00     | 2.05 | 7,8   |
| E      | 3.00 BSC |          |      | -     |
| E2     | 1.55     | 1.60     | 1.65 | 7,8   |
| е      | 0.50 BSC |          |      | -     |
| k      | 0.25     | -        | -    | -     |
| L      | 0.30     | 0.35     | 0.40 | 8     |
| N      | 10       |          |      | 2     |
| Nd     | 5        |          |      | 3     |

Rev. 3 6/04

FN9254.0 July 11, 2006

### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil