# SC4211 Very Low Input / Very Low Dropout 1 Amp Regulator With Enable ## **POWER MANAGEMENT** ### Description The SC4211 is a high performance positive voltage regulator designed for use in applications requiring very low Input voltage and very low dropout voltage at up to 1 amp. It operates with a Vin as low as 1.4V, with output voltage programmable as low as 0.5V. The SC4211 features ultra low dropout, ideal for applications where Vout is very close to Vin. Additionally, the SC4211 has an enable pin to further reduce power dissipation while shutdown. The SC4211 provides excellent regulation over variations in line, load and temperature. The SC4211 is available in the SOIC-8EDP (Exposed Die Pad) package. The output voltage can be set via an external divider or to 0.5V depending on how the FB pin is configured. ### **Features** - Input Voltage as low as 1.4V - ◆ 250mV dropout @ 1A - ◆ Adjustable output from 0.5V to 3.3V - Over current and over temperature protection - Enable pin - ◆ 10µA quiescent current in shutdown - Low reverse leakage (output to input) - Full industrial temperature range - ◆ Available in SOIC-8EDP package ### **Applications** - Telecom/Networking cards - Motherboards/Peripheral cards - Industrial Applications - Wireless infrastructure - Set top boxes - Medical equipment - Notebook computers - Battery powered systems # Typical Application Circuits ### Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. | Parameter | Symbol | Max | Units | |-----------------------------------------------------|----------------------------|--------------------|-------| | Vin, EN, Vo, FB Absolute Voltage | | 7 | V | | Power Dissipation | $P_{\scriptscriptstyle D}$ | Internally Limited | W | | Thermal Resistance Junction to Ambient SOIC-8EDP(1) | $\theta_{\sf JA}$ | 36 | °C/W | | Thermal Resistance Junction to Case SOIC-8EDP(1) | $\theta_{ extsf{JC}}$ | 5.5 | °C/W | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Operating Junction Temperature Range | T <sub>J</sub> | -40 to +150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -65 to +150 | °C | | Lead Temperature (Soldering) 10 Sec. | T <sub>LEAD</sub> | 300 | °C | | ESD Rating (Human Body Model) | V <sub>ESD</sub> | 2 | kV | Note: (1) 2 square inch of FR-4, double sided, 1 oz. minimum copper weight. ## Electrical Characteristics Unless specified: $V_{EN}$ = $V_{IN}$ , $V_{FB}$ = $V_{O_c}$ $V_{IN}$ = 1.40V to 5.5V, $V_{IN}$ = ( $V_{O}$ + 0.5V) to 5.5V and $I_{O}$ = 1mA to 1A. Values in **bold** apply over the full operating temperature range. | Parameter | Symbol | Test Conditions | Min | Тур | Max | Units | |--------------------------------|-----------------------|------------------------------------------------------------------|-------|------|-------|-------| | VIN | ' | | | | | | | Supply Voltage Range | V <sub>IN</sub> | | 1.40 | | 5.5 | V | | Quiescent Current | Ι <sub>Q</sub> | V <sub>IN</sub> = 3.3V, I <sub>OUT</sub> = 0A | | | 3 | mA | | | | V <sub>IN</sub> = 5.5V, V <sub>EN</sub> = 0V | | 10 | 50 | μA | | vo | | | • | | | | | Output Voltage <sup>(1)</sup> | V <sub>o</sub> | $V_{IN} = V_{O} + 0.5V, I_{OUT} = 10mA$ | -1.5% | Vo | +1.5% | V | | (Internal Fixed Voltage) | | Full $I_{\text{OUT}}$ , and $V_{\text{IN}}$ Range | -3% | | +3% | | | Line Regulation(1) | REG <sub>(LINE)</sub> | $V_{IN} = (V_{O} + 0.5V), V_{IN} < 3.3V, I_{OUT} = 10 \text{mA}$ | | 0.25 | 1.0 | % | | | | $V_{IN} = (V_{O} + 0.5V), V_{IN} > 3.3V, I_{OUT} = 10mA$ | | 0.5 | 1.5 | % | | Load Regulation <sup>(1)</sup> | REG <sub>(LOAD)</sub> | $V_{IN} = (V_{O} + 0.5V), I_{OUT} = 10 \text{mA to } 1 \text{A}$ | | 0.5 | 1.5 | % | | Dropout Voltage(1)(2) | V <sub>D</sub> | I <sub>o</sub> = 10mA | | 2.5 | 10 | mV | | | | | | | 20 | | | | | I <sub>o</sub> = 500mA | | 90 | 200 | mV | | | | | | | 300 | | #### Notes: - (1) Low duty cycle pulse testing with Kelvin connections required. - (2) Defined as the input to output differential at which the output voltage drops to 1.5% below the value measured at a differential of 0.5V. - (3) Required to maintain regulation. Voltage set resistors R1 and R2 are usually utilized to meet this requirement. - (4) Guaranteed by design. ## Electrical Characteristics (Cont.) Unless specified: $V_{EN}$ = $V_{IN}$ , $V_{FB}$ = $V_{O_i}$ $V_{IN}$ = 1.40V to 5.5V, $V_{IN}$ = ( $V_{O}$ + 0.5V) to 5.5V and $I_{O}$ = 1mA to 1A. Values in **bold** apply over the full operating temperature range. | Parameter | Symbol | bol Test Conditions | | Тур | Max | Units | |----------------------------------|-------------------|---------------------------------------------------------|-------|-----|-------|-------| | VO (Cont.) | | | | | | | | Dropout Voltage(1)(2) | | I <sub>0</sub> = 1A | | 200 | 400 | mV | | | | | | | 500 | | | Minimum Load Current(3) | I <sub>o</sub> | $V_{IN} = V_{O} + 0.5V$ | | | 1 | mA | | Current Limit <sup>(4)</sup> | I <sub>CL</sub> | | 1.1 | 1.5 | | А | | Feedback | | | ' | | | 1 | | Reference Voltage <sup>(1)</sup> | V <sub>REF</sub> | $V_{IN} = 3.3V, V_{FB} = V_{OUT}, I_{O} = 10 \text{mA}$ | 0.495 | 0.5 | 0.505 | V | | | | Full $I_{\text{OUT}}$ , and $V_{\mathbb{N}}$ Range | 0.485 | | 0.515 | | | Feedback Pin Current(4) | I <sub>ADJ</sub> | $V_{FB} = V_{REF}$ | | 80 | 200 | nA | | EN | | | | | | | | Enable Pin Current | I <sub>EN</sub> | V <sub>EN</sub> = 0V, V <sub>IN</sub> = 3.3V | | 1.5 | 10 | μA | | Enable Pin Threshold | V <sub>IH</sub> | V <sub>IN</sub> = 3.3V | 1.6 | | | V | | | V <sub>L</sub> | V <sub>IN</sub> = 3.3V | | | 0.4 | ] | | Over Temperature Protecti | ion | | | | • | | | High Trip level | T <sub>HI</sub> | 160 | | | °C | | | Hysteresis | T <sub>HYST</sub> | | | 10 | | °C | #### Notes: - (1) Low duty cycle pulse testing with Kelvin connections required. - (2) Defined as the input to output differential at which the output voltage drops to 1.5% below the value measured at a differential of 0.5V. - (3) Required to maintain regulation. Voltage set resistors R1 and R2 are usually utilized to meet this requirement. - (4) Guaranteed by design. | Ordering Information | | | | | | | |------------------------------------|-------------------------|--|--|--|--|--| | Part Number Package Temp. Range (1 | | | | | | | | SC4211STRT <sup>(1)(2)(3)</sup> | SOIC-8EDP -40 to +85 °C | | | | | | | SC4211EVB | Evaluation Board | | | | | | #### Note: - (1) Available voltage is : 0.5V or Output voltage can be adjusted using external resistors, see Pin Descriptions. - (2) Only available in tape and reel packaging 2500 devices for the SOIC-8EDP package. - (3) Lead free product. # Pin Configuration # Pin Descriptions | Pin Name | Pin Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FB | When this pin is connected to the Vo pin, the output voltage will be set at 0.5V If external feedback resistors are used, the output voltage will be (See Application Circuits on page 1): | | | $VO = \frac{0.5(R1 + R2)}{R2} Volts$ | | EN | Enable Input. Pulling this pin below 0.4V turns the regulator off, reducing the quiescent current to a fraction of its operating value. The device will be enabled if this pin is left open. Connect to VIN if not being used. | | GND | Reference ground. Note: The GND pin and the exposed die pad must be connected together at the IC pin. Use the exposed die pad on the device for heatsinking. | | VIN | Input voltage. For regulation at full load, the input to this pin must be between (VO+ 0.5V) and 5.5V. Minimum VIN = 1.4V. A large bulk capacitance should be placed closely to this pin to ensure that the input supply does not sag below 1.4V. Also a minimum of 4.7uF ceramic capacitor should be placed directly at this pin. | | VO | The pin is the power output of the device. A minimum of 10uF ceramic capacitor should be placed directly at this pin. | # Block Diagram ## Applications Information #### Introduction The SC4211 is intended for applications where high current capability and very low dropout voltage are required. It provides a very simple, low cost solution that uses very little PCB real estate. Additional features include an enable pin to allow for a very low power consumption standby mode, and a fully adjustable output. #### **Component Selection** Input capacitor: A large bulk capacitance of about 100uF should be closely placed to the input supply pin of the SC4211 to ensure that Vin does not sag below 1.4V. Also a minimum of 4.7µF ceramic capacitor recommended to be placed directly next to the Vin pin. This allows for the device being some distance from any bulk capacitance on the rail. Additionally, input droop due to load transients is reduced, improving load transient response. Additional capacitance may be added if required by the application. Output capacitor: a minimum bulk capacitance of $10\mu\text{F}$ , along with a $0.1\mu\text{F}$ ceramic decoupling capacitor is recommended. Increasing the bulk capacitance will improve the overall transient response. The use of multiple lower value ceramic capacitors in parallel to achieve the desired bulk capacitance will not cause stability issues. Although designed for use with ceramic output capacitors, the SC4211 is extremely tolerant of output capacitor ESR values and thus will also work comfortably with tantalum output capacitors. **Noise immunity:** in very electrically noisy environments, it is recommended that $0.1\mu F$ ceramic capacitors be placed from IN to GND and OUT to GND as close to the device pins as possible. **External voltage selection resistors:** the use of 1% resistors, and designing for a current flow $\geq 10\mu A$ is recommended to ensure a well regulated output (thus R2 $\leq 120k\Omega$ ). #### **Thermal Considerations** The power dissipation in the SC4211 is approximately equal to the product of the output current and the input to output voltage differential: $$P_D \approx (VIN - VOUT) \bullet I_O$$ The absolute worst-case dissipation is given by: $$P_{D(MAX)} = (VIN_{(MAX)} - VOUT_{(MIN)}) \bullet I_{O(MAX)} + VIN_{(MAX)} \bullet I_{O(MAX)}$$ For a typical scenario, $V_{IN} = 3.3V \pm 5\%$ , $V_{OUT} = 2.8V$ and $I_{O} = 1A$ , therefore: $$V_{_{IN(MAX)}}$$ = 3.465V, $V_{_{OUT(MIN)}}$ = 2.744V and $I_{_{Q(MAX)}}$ = 1.75mA, Thus $$P_{D(MAX)} = .722W$$ . Using this figure, and assuming $T_{A(MAX)} = 70\,^{\circ}$ C, we can calculate the maximum thermal impedance allowable to maintain $T_{i} \le 150\,^{\circ}$ C: $$R_{\text{TH(J-A)(MAX)}} = \frac{\left(T_{\text{J(MAX)}} - T_{\text{A(MAX)}}\right)}{P_{\text{D(MAX)}}} = \frac{\left(150 - 70\right)}{.722} = 110^{\circ}\text{C/W}$$ This should be achievable for the SOIC-8EDP package using PCB copper area to aid in conducting the heat away, such as one square inch of copper connected to the ground pins of the device. Internal ground/power planes and air flow will also assist in removing heat. For higher ambient temperatures it may be necessary to use additional copper area. # Outline Drawing - SOIC-8EDP | DIMENCIONE | | | | | | | | |------------|------------|------|------|------|---|--|--| | | DIMENSIONS | | | | | | | | DIMN | INCHES | | М | NOTE | | | | | DIIVI | MIN | MAX | MIN | MAX | | | | | Α | .189 | .195 | 4.80 | 4.95 | 2 | | | | В | .152 | .157 | 3.86 | 4.00 | 3 | | | | С | .230 | .244 | 5.84 | 6.20 | | | | | D | .050 | BSC | 1.27 | BSC | | | | | Е | .014 | .020 | 0.35 | 0.51 | | | | | F | .001 | .005 | .025 | .127 | | | | | Н | .056 | .066 | 1.42 | 1.68 | | | | | J | .010 | .016 | 0.25 | 0.41 | | | | | K | .007 | .010 | 0.19 | 0.25 | | | | | L | 0° | 8° | 0° | 8° | | | | | М | .016 | .035 | 0.41 | 0.89 | | | | | N | .086 | .094 | 2.19 | 2.39 | 4 | | | - END USER SHOULD VERIFY ACTUAL SIZE OF EXPOSED THERMAL DIE PAD FOR SPECIFIC DEVICE APPLICATION. - J DIMENSION "B" DOES NOT INCLUDE INTER-LEAD FLASH OR PROTUSIONS. INTER-LEAD FLASH AND PROTUSIONS SHALL NOT EXCEED .25 mm (.010") PER SIDE. - DIMENSION "A" DOES NOT INCLUDE MOLD FLASH, PROTUSIONS OR GATE BURRS. MOLD FLASH, PROTUSIONS AND GATE BURRS SHALL NOT EXCEED .15 mm (.010") PER SIDE. - CONTROLLING DIMENSION: MILLIMETER ## Land Pattern - SOIC-8EDP | DIMENSIONS 🔯 | | | | | | | |--------------|--------|------|------|-------|-------|--| | DIM | INCHES | | M | NOTE | | | | DIIVI | MIN | MAX | MIN | MAX | INOIE | | | $\circ$ | .095 | .100 | 2.41 | 2.54 | _ | | | D | _ | .150 | _ | 3.81 | REF | | | E | _ | .050 | _ | 1.27 | BSC | | | F | .200 | .210 | 5.08 | 5.33 | _ | | | X | .025 | .030 | 0.64 | 0.80 | _ | | | Y | .070 | .075 | 1.78 | 1.91 | REF | | | 7 | 310 | 320 | 7 87 | 8 1.3 | | | - GRID PLACEMENT COURTYARD IS 12 X 16 ELEMENTS (6mm X 8mm) IN ACCORDANCE WITH THE INTERNATIONAL GRID DETAILED IN THE IEC PUBLICATION 97. - 1 CONTROLLING DIMENSIONS: MILLIMETERS. # Contact Information Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804