January 1993 Revised March 2005 ## 74ABT573 Octal D-Type Latch with 3-STATE Outputs #### **General Description** The ABT573 is an octal latch with buffered common Latch Enable (LE) and buffered common Output Enable ( $\overline{OE}$ ) inputs. This device is functionally identical to the ABT373 but has broadside pinouts. #### **Features** - Inputs and outputs on opposite sides of package allow easy interface with microprocessors - Useful as input or output port for microprocessors - Functionally identical to ABT373 - 3-STATE outputs for bus interfacing - Output sink capability of 64 mA, source capability of 32 mA - Guaranteed output skew - Guaranteed multiple output switching specifications - Output switching specified for both 50 pF and 250 pF loads - Guaranteed simultaneous switching, noise level and dynamic threshold performance - Guaranteed latchup protection - High impedance glitch-free bus loading during entire power up and power down - Nondestructive hot insertion capability #### **Ordering Code:** | Order Number | Package<br>Number | Package Description | |------------------------------|-------------------|-------------------------------------------------------------------------------------| | 74ABT573CSC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74ABT573CSCX_NL<br>(Note 1) | M20B | Pb-Free 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | 74ABT573CSJ | M20D | Pb-Free 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74ABT573CMSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide | | 74ABT573CMTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74ABT573CMTCX_NL<br>(Note 1) | MTC20 | Pb-Free 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74ABT573CPC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. Pb-Free package per JEDEC J-STD-020B. Note 1: "\_NL" indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only. #### **Connection Diagram** #### **Functional Description** The ABT573 contains eight D-type latches with 3-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $\boldsymbol{D}_{\boldsymbol{n}}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE buffers are controlled by the Output Enable (OE) input. When OE is LOW, the buffers are in the bi-state mode. When $\overline{OE}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches. #### **Pin Descriptions** | Pin Names | Descriptions | | | | | | |--------------------------------|------------------------------------------|--|--|--|--|--| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | | | | | | LE | Latch Enable Input (Active HIGH) | | | | | | | ŌĒ | 3-STATE Output Enable Input (Active LOW) | | | | | | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Latch Outputs | | | | | | #### **Function Table** | | Outputs | | | |----|---------|---|-------| | OE | LE | D | 0 | | L | Н | Н | Н | | L | Н | L | L | | L | L | X | $O_0$ | | Н | Х | Χ | Z | H = HIGH Voltage Level #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. L = LOW Voltage Level X = Immaterial $O_0 =$ Value stored from previous clock cycle #### Absolute Maximum Ratings(Note 2) $\begin{array}{ll} \mbox{Storage Temperature} & -65\mbox{\,}^{\circ}\mbox{C to } +150\mbox{\,}^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55\mbox{\,}^{\circ}\mbox{C to } +125\mbox{\,}^{\circ}\mbox{C} \\ \end{array}$ Junction Temperature under Bias -55°C to +150°C $V_{CC}$ Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 3) -0.5V to +7.0V Input Voltage (Note 3) -0.5V to +7.0V Input Current (Note 3) -30 mA to +5.0 mA Voltage Applied to Any Output in the Disabled or Power-Off State -0.5V to +5.5V in the HIGH State -0.5V to $V_{CC}$ Current Applied to Output in LOW State (Max) Twice the rated $I_{OL}$ (mA) DC Latchup Source Current -500 mA Over Voltage Latchup (I/O) 10V ### Recommended Operating Conditions Free Air Ambient Temperature $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ Supply Voltage +4.5V to +5.5V Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) Data Input 50 mV/ns Enable Input 20 mV/ns Note 2: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 3: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | |------------------|---------------------------------------------------|------|-----|------|-------|-----------------|------------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | | Recognized HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.5 | | | V | Min | I <sub>OH</sub> = -3 mA | | | | 2.0 | | | | | I <sub>OH</sub> = -32 mA | | V <sub>OL</sub> | Output LOW Voltage | | | 0.55 | V | Min | I <sub>OL</sub> = 64 mA | | I <sub>IH</sub> | Input HIGH Current | | | 1 | μА | Max | V <sub>IN</sub> = 2.7V (Note 5) | | | | | | 1 | μο τ | IVIGA | $V_{IN} = V_{CC}$ | | I <sub>BVI</sub> | Input HIGH Current | | | 7 | μА | Max | V <sub>IN</sub> = 7.0V | | | Breakdown Test | | | , | μΛ | IVICA | | | I <sub>IL</sub> | Input LOW Current | | | -1 | μА | Max | V <sub>IN</sub> = 0.5V (Note 5) | | | | | | -1 | μΛ | IVIAX | V <sub>IN</sub> = 0.0V | | V <sub>ID</sub> | Input Leakage Test | 4.75 | | | V | 0.0 | I <sub>ID</sub> = 1.9 μA | | | | | | | | | All Other Pins Grounded | | I <sub>OZH</sub> | Output Leakage Current | | | 10 | μА | 0 – 5.5V | V <sub>OUT</sub> = 2.7V; <del>OE</del> = 2.0V | | I <sub>OZL</sub> | Output Leakage Current | | | -10 | μА | 0 – 5.5V | V <sub>OUT</sub> = 0.5V; <del>OE</del> = 2.0V | | Ios | Output Short-Circuit Current | -100 | | -275 | mA | Max | V <sub>OUT</sub> = 0.0V | | I <sub>CEX</sub> | Output HIGH Leakage Current | | | 50 | μА | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | I <sub>ZZ</sub> | Bus Drainage Test | | | 100 | μА | 0.0 | V <sub>OUT</sub> = 5.5V; All Others GND | | I <sub>CCH</sub> | Power Supply Current | | | 50 | μА | Max | All Outputs HIGH | | I <sub>CCL</sub> | Power Supply Current | | | 30 | mA | Max | All Outputs LOW | | I <sub>CCZ</sub> | Power Supply Current | | | 50 | μА | Max | OE = V <sub>CC</sub> | | | | | | | | | All Others at V <sub>CC</sub> or GND | | I <sub>CCT</sub> | Additional I <sub>CC</sub> /Input Outputs Enabled | t | | 2.5 | mA | | V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | Outputs 3-STAT | E | | 2.5 | mA | Max | Enable Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | Outputs 3-STAT | E | | 2.5 | mA | | Data Input V <sub>I</sub> = V <sub>CC</sub> - 2.1V | | | | | | | | | All Others at V <sub>CC</sub> or GND | | I <sub>CCD</sub> | Dynamic I <sub>CC</sub> No Load | | | | mA/ | Max | Outputs Open | | | (Note 5) | | | 0.12 | MHz | | OE = GND, LE = V <sub>CC</sub> (Note 4) | | | | | | | | | One Bit Toggling, 50% Duty Cycle | | | | | | | | | 1 | Note 4: For 8 bits toggling, I<sub>CCD</sub> < 0.8 mA/MHz. Note 5: Guaranteed but not tested. #### **DC Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions $\mathbf{C_L} = 50 \ \mathbf{pF}, \ \mathbf{R_L} = 500 \ \Omega$ | |------------------|----------------------------------------------|------|------|-----|-------|-----------------|-----------------------------------------------------------------------------| | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | | 0.7 | 1.0 | V | 5.0 | T <sub>A</sub> = 25°C (Note 6) | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -1.5 | -1.2 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 6) | | V <sub>OHV</sub> | Minimum HIGH Level Dynamic Output Voltage | 2.5 | 3.0 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 7) | | V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage | 2.2 | 1.8 | | V | 5.0 | T <sub>A</sub> = 25°C (Note 8) | | V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage | | 1.0 | 0.7 | V | 5.0 | T <sub>A</sub> = 25°C (Note 8) | Note 6: Max number of outputs defined as (n). n – 1 data inputs are driven 0V to 3V. One output at LOW. Guaranteed, but not tested. $\textbf{Note 7:} \ \text{Max number of outputs defined as (n).} \ n-1 \ \text{data inputs are driven 0V to 3V.} \ \text{One output HIGH.} \ \text{Guaranteed, but not tested.}$ Note 8: Max number of data inputs (n) switching. n – 1 inputs switching 0V to 3V. Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>). Guaranteed, but not tested. #### **AC Electrical Characteristics** (SOIC and SSOP Package) | Symbol | Parameter | | $T_A = +25 \degree C$ $V_{CC} = +5.0 V$ $C_L = 50 \text{ pF}$ | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to } 5.5\text{V}$ $C_L = 50 \text{ pF}$ | | Units | | |------------------|----------------------------------|-----|---------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------|-----|-------|--| | | | Min | Тур | Max | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay | 1.9 | 2.7 | 4.5 | 1.9 | 4.5 | | | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | 1.9 | 2.8 | 4.5 | 1.9 | 4.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | 2.0 | 3.1 | 5.0 | 2.0 | 5.0 | | | | t <sub>PHL</sub> | LE to O <sub>n</sub> | 2.0 | 3.0 | 5.0 | 2.0 | 5.0 | ns | | | t <sub>PZH</sub> | Output Enable Time | 1.5 | 3.1 | 5.3 | 1.5 | 5.3 | ne | | | t <sub>PZL</sub> | | 1.5 | 3.1 | 5.3 | 1.5 | 5.3 | ns | | | PHZ | Output Disable Time | 2.0 | 3.6 | 5.4 | 2.0 | 5.4 | | | | t <sub>PLZ</sub> | Time | 2.0 | 3.4 | 5.4 | 2.0 | 5.4 | ns | | #### **AC Operating Requirements** (SOIC and SSOP Package) | Symbol | Parameter | | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to } 5.5\text{V}$ $C_L = 50 \text{ pF}$ | | Units | |---------------------|-----------------------------|-----|-------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------|-----|-------| | | | Min | Тур | Max | Min | Max | | | f <sub>TOGGLE</sub> | Max Toggle Frequency | | 100 | | | | MHz | | t <sub>S</sub> (H) | Set Time, HIGH | 1.5 | | | 1.5 | | ns | | t <sub>S</sub> (L) | or LOW D <sub>n</sub> to LE | 1.5 | | | 1.5 | | 115 | | t <sub>H</sub> (H) | Hold Time, HIGH | 1.0 | | | 1.0 | | | | t <sub>H</sub> (L) | or LOW D <sub>n</sub> to LE | 1.0 | | | 1.0 | | ns | | t <sub>W</sub> (H) | Pulse Width, | 3.0 | | | 3.0 | | ns | | | LE HIGH | | | | | | | #### **Extended AC Electrical Characteristics** (SOIC Package) | Symbol | Parameter | $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to } 5.5\text{V}$ $C_{L} = 50 \text{ pF}$ 8 Outputs Switching (Note 9) | | $T_{A} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ $V_{CC} = 4.5\text{V to } 5.5\text{V}$ $C_{L} = 250 \text{ pF}$ (Note 10) | | $T_A = -40$ °C to +85°C<br>$V_{CC} = 4.5$ V to 5.5V<br>$C_L = 250$ pF<br>8 Outputs Switching<br>(Note 11) | | Units | |------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------|------|-------| | | | Min | Max | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 5.2 | 2.0 | 6.8 | 2.0 | 9.0 | 20 | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | 1.5 | 5.2 | 2.0 | 6.8 | 2.0 | 9.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 1.5 | 5.5 | 2.0 | 7.5 | 2.0 | 9.5 | ns | | t <sub>PHL</sub> | LE to O <sub>n</sub> | 1.5 | 5.5 | 2.0 | 7.5 | 2.0 | 9.5 | 115 | | t <sub>PZH</sub> | Output Enable Time | 1.5 | 6.2 | 2.0 | 8.0 | 2.0 | 10.5 | | | t <sub>PZL</sub> | | 1.5 | 6.2 | 2.0 | 8.0 | 2.0 | 10.5 | ns | | t <sub>PHZ</sub> | Output Disable Time | 1.0 5.5 (Note 12) (Note 12) | | (Noto 12) | | ·o 12) | ne | | | $t_{PLZ}$ | | 1.0 | 5.5 | (Note 12) | | (Note 12) | | ns | Note 9: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.). Note 10: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only. Note 11: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. Note 12: The 3-STATE delay times are dominated by the RC network (500Ω, 250 pF) on the output and has been excluded from the datasheet. #### Skew (Note 13) (SOIC Package) | Symbol | Parameter | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5$ V to 5.5V<br>$C_L = 50$ pF<br>8 Outputs Switching<br>(Note 13) | $T_A = -40$ °C to +85 °C<br>$V_{CC} = 4.5$ V to 5.5V<br>$C_L = 250$ pF<br>8 Outputs Switching<br>(Note 14) | Units | |-----------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------| | t <sub>OSHL</sub> (Note 15) | Pin to Pin Skew, HL Transitions | 1.0 | 1.5 | ns | | t <sub>OSLH</sub> (Note 15) | Pin to Pin Skew, LH Transitions | 1.0 | 1.5 | ns | | t <sub>PS</sub> (Note 16) | Duty Cycle, LH-HL Skew | 1.4 | 3.5 | ns | | t <sub>OST</sub> (Note 15) | Pin to Pin Skew, LH/HL Transitions | 1.5 | 3.9 | ns | | t <sub>PV</sub> (Note 17) | Device to Device Skew LH/HL Transitions | 2.0 | 4.0 | ns | Note 13: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) Note 14: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. Note 15: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>). This specification is guaranteed but not tested. Note 16: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested. Note 17: Propagation delay variation for a given set of conditions (i.e., temperature and V<sub>CC</sub>) from device to device. This specification is guaranteed but not tested. #### Capacitance | Symbol | Parameter | Тур | Units | Conditions<br>(T <sub>A</sub> = 25°C) | |----------------------------|--------------------|-----|-------|---------------------------------------| | C <sub>IN</sub> | Input Capacitance | 5 | pF | V <sub>CC</sub> = 0V | | C <sub>OUT</sub> (Note 18) | Output Capacitance | 9 | pF | $V_{CC} = 5.0V$ | Note 18: C<sub>OUT</sub> is measured at frequency f = 1 MHz per MIL-STD-883B, Method 3012. Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables. #### **AC Loading** FIGURE 1. Test Load | Amplitude | Rep. Rate | t <sub>W</sub> | t <sub>r</sub> | t <sub>f</sub> | |-----------|-----------|----------------|----------------|----------------| | 3.0V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns | FIGURE 3. Test Input Signal Requirements #### **AC Waveforms** FIGURE 4. Propagation Delay Waveforms for **Inverting and Non-Inverting Functions** FIGURE 5. Propagation Delay, Pulse Width Waveforms FIGURE 7. Setup Time, Hold Time and Recovery Time Waveforms 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Package Number M20B 20-Lead Shrink Small Outline Package (SSOP), JEDEC MO-150, 5.3mm Wide Package Number MSA20 #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) LAND PATTERN RECOMMENDATION DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO JEDEC REGISTRATION MID-153, VARIATION AC, REF NOTE 6. DATE 7/93. - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND THE BAR EXTRUSIONS. - D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. # DETAIL A #### MTC20REVD1 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com