# 512K (32K x 16) Static RAM #### **Features** - Pin-and function-compatible with CY7C1020CV33 - · High speed - $t_{AA} = 10 \text{ ns}$ - · Low active power - $I_{CC} = 60 \text{ mA} @ 10 \text{ ns}$ - · Low CMOS standby power - $I_{SB2} = 3 \text{ mA}$ - 2.0V Data retention - · Automatic power-down when deselected - · CMOS for optimum speed/power - Independent control of upper and lower bits - Available in Pb-free 44-pin 400-Mil wide Molded SOJ and 44-pin TSOP II packages #### Functional Description<sup>[1]</sup> The CY7C1020DV33 is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected. <u>Writing</u> to the device is <u>acc</u>omplished by taking Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0$ through I/O<sub>7</sub>), is written into the location specified <u>on the</u> address pins $(A_0$ through $A_{14}$ ). If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8$ through $I/O_{15}$ ) is written into the location specified on the address pins $(A_0$ through $A_{14}$ ). Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1020DV33 is available in Pb-free 44-pin 400-Mil wide Molded SOJ and 44-pin TSOP II packages. #### Notes - 1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com - 2. NC pins are not connected on the die. #### **Selection Guide** | | -10 (Industrial) | -12 (Automotive) <sup>[3]</sup> | Unit | |------------------------------|------------------|---------------------------------|------| | Maximum Access Time | 10 | 12 | ns | | Maximum Operating Current | 60 | 100 | mA | | Maximum CMOS Standby Current | 3 | 15 | mA | ### **Maximum Ratings** | Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|----------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | #### **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | Speed | |------------|------------------------|-----------------|-------| | Industrial | –40°C to +85°C | $3.3V \pm 0.3V$ | 10 ns | | Automotive | -40°C to +125°C | | 12 ns | #### **Electrical Characteristics** Over the Operating Range | Davamatar | Description | Took Conditions | _ | –10 (Ir | dustrial) | rial) -12 (Automotive) | | | |------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-----------------------|------------------------|----------------|------| | Parameter | Description | Test Conditions | 5 | Min. | Max. | Min. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ m}$ | A | 2.4 | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA | | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[4]</sup> | | | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \leq V_I \leq V_CC$ | | -1 | +1 | -1 | +1 | μΑ | | l <sub>oz</sub> | Output Leakage Current | $GND \le V_1 \le V_{CC}$ , Output I | Disabled | -1 | +1 | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating | V <sub>CC</sub> = Max., | 100 MHz | | 60 | | - | mA | | | Supply Current | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$ | 83 MHz | | 55 | | 100 | mA | | | | I WAX WIKE | 66 MHz | | 45 | | 90 | mA | | | | | 40 MHz | | 30 | | 60 | mA | | I <sub>SB1</sub> | Automatic CE Power-down<br>Current—TTL Inputs | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f =$ | f <sub>MAX</sub> | | 10 | | 50 | mA | | I <sub>SB2</sub> | Automatic CE Power-down<br>Current—CMOS Inputs | $\begin{array}{l} \text{Max. V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0. \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{V, or V}_{\text{IN}} \leq \end{array}$ | | | 3 | | 15 | mA | #### Notes - 3. Automotive Product Information is Preliminary. - 4. $V_{IL}$ (min.) = -2.0V and $V_{IH}$ (max) = $V_{CC}$ + 1V for pulse durations of less than 5 ns. Document #: 38-05461 Rev. \*D ### Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|----------------------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | #### Thermal Resistance<sup>[5]</sup> | Parameter | Description | Test Conditions | SOJ | TSOP II | Unit | |---------------|---------------------------------------|-------------------------------------------------------------------------|-------|---------|------| | $\Theta_{JA}$ | | Still Air, soldered on a 3 x 4.5 inch, four-layer printed circuit board | 59.52 | 53.91 | °C/W | | - 30 | Thermal Resistance (Junction to Case) | | 36.75 | 21.24 | °C/W | #### AC Test Loads and Waveforms<sup>[6]</sup> #### Notes - 5. Tested initially and after any design or process changes that may affect these parameters. - 6. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c). ## Switching Characteristics Over the Operating Range [7] | D | Description | –10 (Inc | lustrial) | –12 (Aut | I I mit | | |-----------------------------------|-----------------------------------------------|----------|-----------|----------|---------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | • | | • | | | t <sub>power</sub> <sup>[8]</sup> | V <sub>CC</sub> (typical) to the first access | 100 | | 100 | | μS | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 12 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 12 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[9]</sup> | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[9, 10]</sup> | | 5 | | 6 | ns | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[9]</sup> | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[9, 10]</sup> | | 5 | | 6 | ns | | t <sub>PU</sub> <sup>[11]</sup> | CE LOW to Power-up | 0 | | 0 | | ns | | t <sub>PD</sub> <sup>[11]</sup> | CE HIGH to Power-down | | 10 | | 12 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 5 | | 6 | ns | | t <sub>LZBE</sub> | Byte Enable to Low-Z | 0 | | 0 | | ns | | t <sub>HZBE</sub> | Byte Disable to High-Z | | 5 | | 6 | ns | | Write Cycle <sup>[1]</sup> | 2] | | | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 12 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 8 | | 9 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 8 | | 9 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | | 8 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 5 | | 6 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[9]</sup> | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[9, 10]</sup> | | 5 | | 6 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | | 8 | | ns | - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. tpOWER gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed thZOE, thZOE, thZCE, and thZWE are specified with a load capacitance of 5 pF as in (c) of AC Test Loads. Transition is measured when the outputs enter a high impedance state. At any given temperature and voltage condition, thZCE is less than tLZCE, thZOE is less than tLZOE, and thZWE is less than tLZWE for any given device. This parameter is guaranteed by design and is not tested. The internal Write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE/BLE LOW. CE, WE and BHE/BLE must be LOW to initiate a Write and the transition of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write. # Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | | Min. | Max. | Unit | |---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|-----------------|------|------| | $V_{DR}$ | V <sub>CC</sub> | | | 2.0 | | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0V, \overline{CE} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V$ | Industrial | | 3 | mA | | | | $ V_{\text{IN}} \ge V_{\text{CC}} - 0.3V \text{ or } V_{\text{IN}} \le 0.3V$ | Automotive | | 15 | mA | | t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data Retention Time | | | 0 | | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation Recovery Time | | | t <sub>RC</sub> | | ns | #### **Data Retention Waveform** #### **Switching Waveforms** Read Cycle No. 1 (Address Transition Controlled)<sup>[14, 15]</sup> ### Read Cycle No. 2 (OE Controlled)[15, 16] #### Notes: - 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs. 14. <u>De</u>vice is continuously selected. <del>OE</del>, <del>OE</del>, <del>BHE</del> and/or <del>BLE</del> = V<sub>IL</sub>. 15. WE is HIGH for Read cycle. - 16. Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. # Switching Waveforms (continued) Write Cycle No. 1 (CE Controlled)[17, 18] # Write Cycle No. 2 (BLE or BHE Controlled) <sup>17.</sup> Data I/O is high impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE} = V_{IH}$ . 18. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high-impedance state. # Switching Waveforms (continued) # Write Cycle No. 3 (WE Controlled, OE LOW) #### **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | X | X | High-Z | High-Z | Power-down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read—All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data Out | High-Z | Read—Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High-Z | Data Out | Read—Upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write—All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High-Z | Write—Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High-Z | Data In | Write—Upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High-Z | High-Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High-Z | High-Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|---------------------|-----------------|---------------------------------------|-----------------| | 10 | CY7C1020DV33-10VXI | 51-85082 | 44-pin (400-Mil) Molded SOJ (Pb-free) | Industrial | | | CY7C1020DV33-10ZSXI | 51-85087 | 44-pin TSOP Type II (Pb-free) | | | 12 | CY7C1020DV33-12ZSXE | 51-85087 | 44-pin TSOP Type II (Pb-free) | Automotive | Shaded areas contain advance information. Please contact your local Cypress sales representative for availability of these parts. # **Package Diagrams** Figure 1. 44-pin (400-Mil) Molded SOJ (51-85082) #### Package Diagrams (continued) #### Figure 2. 44-Pin Thin Small Outline Package Type II (51-85087) All product and company names mentioned in this document may be the trademarks of their respective holders. # **Document History Page** | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 201560 | See ECN | SWI | Advance Information data sheet for C9 IPP | | *A | 233695 | See ECN | RKF DC parameters modified as per EROS (Spec # 01-02165) Pb-free Offering in Ordering Information | | | *B | 262950 | See ECN | RKF | Changed I/O <sub>1</sub> – I/O <sub>16</sub> to I/O <sub>0</sub> – I/O <sub>15</sub> Added Data Retention Characteristics table Added T <sub>power</sub> spec in Switching Characteristics table Added 44-SOJ package diagram Shaded Ordering Information | | *C | 307596 | See ECN | RKF | Reduced Speed bins to -8 and -10 ns | | *D | 560995 | See ECN | VKN | Converted from Preliminary to Final Removed Commercial operating range Removed 8 ns speed bin Added Automotive information Added I <sub>CC</sub> values for the frequencies 83MHz, 66MHz and 40MHz Updated Thermal Resistance table Updated Ordering Information table Changed Overshoot spec from V <sub>CC</sub> +2V to V <sub>CC</sub> +1V in footnote #4 |