# **TDA19978A** Quad HDMI 1.3a receiver interface with equalizer (HDTV up to 1080p, up to UXGA for PC formats) Rev. 03 — 16 April 2010 **Product data sheet** ## 1. General description The TDA19978A is a four input HDMI 1.3a compliant receiver with embedded EDID memory. The built in auto-adaptive equalizer improves signal quality and allows the use of cable lengths up to 25 m (laboratory tested with a 0.5 mm (24 AWG) cable at 2.05 gigasamples per second). The HDCP key set is stored in non-volatile One Time Programmable (OTP) memory for maximum security. In addition, the TDA19978A is delivered with software drivers to ease configuration and use. #### The TDA19978A supports: - TV resolutions: - 480i (1440 × 480i at 60 Hz), 576i (1440 × 576i at 50 Hz) to HDTV (up to 1920 × 1080p at 50/60 Hz) - WUXGA (1920 x 1200p at 60 Hz) reduced blanking format - PC resolutions: - VGA $(640 \times 480 \text{p} \text{ at } 60 \text{ Hz})$ to UXGA $(1600 \times 1200 \text{p} \text{ at } 60 \text{ Hz})$ - Deep Color mode in 10-bit and 12-bit (up to 205 MHz TMDS clock) - Gamut boundary description - IEC 60958/IEC 61937, One Bit Audio (in SACD), DST (in compressed DSD) and HBR stream #### The TDA19978A includes: - An enhanced PC and TV format recognition system - Generation of a 128/256/512 $\times$ f<sub>s</sub> system clock allowing the use of simple audio DACs without an integrated PLL (such as the UDA1334BTS) - An embedded oscillator (an external crystal can also be used) - Improved audio clock generation using an external reference clock - One Bit Audio (in SACD), DST (in compressed DSD) and HBR stream support The TDA19978A converts HDMI streams with or without HDCP into RGB or YCbCr digital signals. The YCbCr digital output signal can be 4:4:4 or 4:2:2 semi-planar format based on the ITU-R BT.601 standard or 4:2:2 based on the ITU-R BT.656 format. The device can adjust the output timing of the video port by altering the values for $t_{su(Q)}$ and $t_{h(Q)}$ . In addition, all settings are controllable using the I²C-bus. ### **Quad HDMI 1.3a receiver with digital processing** ## 2. Features and benefits - Complies with the HDMI 1.3a, DVI 1.0, CEA-861-D and HDCP 1.2 standards - Four (quad) independent HDMI inputs, up to the HDMI frequency of 205 MHz - Embedded auto-adaptive equalizer on all HDMI links - EDID memory: 253 shared bytes and three bytes dedicated to each HDMI input - Supports color depth processing (8-bit, 10-bit or 12-bit per color) - Color gamut metadata packet with interrupt on each update, readable via the I<sup>2</sup>C-bus - Up to four S/PDIF or I<sup>2</sup>S-bus outputs (eight channels) at a sampling rate up to 192 kHz with IEC 60958/IEC 61937 stream - HBR audio stream up to 768 kHz with four demultiplexed S/PDIF or I<sup>2</sup>S-bus outputs - HBR streams (e.g. DTS-HD master audio and Dolby TrueHD up to eight channels due to HBR packet for stream with a frame rate up to 768 kHz) support - DSD and DST audio stream up to six DSD channels output for SACD with DST Audio Packet support - Channel status decoder supports multi-channel reception - Improved audio clock generation using an external reference clock - System/master clock output (128/256/512 × f<sub>s</sub>) enables the use of the UDA1334BTS - The HDMI interface supports: - ◆ All HDTV formats up to 1920 × 1080p at 50/60 Hz and WUXGA (1920 × 1200p at 60 Hz) with support for reduced blanking - PC formats up to UXGA (1600 × 1200p at 60 Hz) - Embedded oscillator (an external crystal can be used) - Frame and field detection for interlaced video signal - Sync timing measurements for format recognition - Improved system for measurements of blanking and video active area allowing an accurate recognition of PC and TV formats - HDCP with repeater capability - Embedded non-volatile memory storage of HDCP keys - Programmable color space input signal conversion from RGB-to-YCbCr or YCbCr-to-RGB - Output formats: RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2 semi-planar based on the ITU-R BT.601 standard and YCbCr 4:2:2 ITU-R BT.656 - 8-bit, 10-bit or 12-bit output formats selectable using the I<sup>2</sup>C-bus (8-bit and 10-bit only in 4:4:4 format) - I<sup>2</sup>C-bus adjustable timing of video port (t<sub>su(Q)</sub> and t<sub>h(Q)</sub>) - Downsampling-by-two with selectable filters on Cb and Cr channels in 4:2:2 mode - Internal video and audio pattern generator - Controllable using the I<sup>2</sup>C-bus; 5 V tolerant and bit rate up to 400 kbit/s - DDC-bus inputs 5 V tolerant and bit rate up to 400 kbit/s - LV-TTL outputs - Power-down mode - CMOS process - 1.8 V and 3.3 V power supplies - Lead-free (Pb) HLQFP144 package TDA19978A\_3 ## Quad HDMI 1.3a receiver with digital processing # 3. Applications - HDTV - YCbCr or RGB high-speed video digitizer - Projector, plasma and LCD TV - Rear projection TV - High-End TV - Home theater amplifier - DVD recorder - AVR and HDMI splitter ## 4. Quick reference data Table 1. Quick reference data | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|-------------------------------|-------------------------------------------------------------------------|-------|------|-------|------| | Digital inp | outs: pins RXxC+, RXxC- [1] | | | | | | | f <sub>clk(max)</sub> | maximum clock frequency | | 205 | - | - | MHz | | Clock tim | ing output: pins VCLK, ACL | K and SYSCLK | | | | | | f <sub>clk(max)</sub> maximum clock frequency | | pin VCLK | 165 | - | - | MHz | | | | pin ACLK | 25 | - | - | MHz | | | | pin SYSCLK | 50 | - | - | MHz | | Supplies | | | | | | | | V <sub>DDH(3V3)</sub> | HDMI supply voltage (3.3 V) | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDH(1V8)</sub> | HDMI supply voltage (1.8 V) | | 1.71 | 1.8 | 1.89 | V | | V <sub>DDI(3V3)</sub> | input supply voltage (3.3 V) | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDC(1V8)</sub> | core supply voltage (1.8 V) | | 1.71 | 1.8 | 1.89 | V | | V <sub>DDO(3V3)</sub> | output supply voltage (3.3 V) | | 3.135 | 3.3 | 3.465 | V | | Р | power dissipation | active mode | 1 | | | | | | | 720p at 60 Hz | - | 0.75 | - | W | | | | 1080p at 60 Hz | - | 1.13 | - | W | | | | 1080p at 60 Hz; Deep Color mode | - | 1.63 | - | W | | P <sub>cons</sub> | power consumption | Power-down mode | | | | | | | | pin PD = HIGH | - | 1 | - | mW | | | | I <sup>2</sup> C-bus; EDID and HDCP memory power-up | - | 4 | - | mW | | | | I <sup>2</sup> C-bus; EDID; activity detection and HDCP memory power-up | - | 150 | - | mW | <sup>[1]</sup> x = A, B, C or D. # 5. Ordering information Table 2. Ordering information | Type number | Package | | | | | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------|----------|--|--| | | Name | Description | Version | | | | TDA19978AHV | HLQFP144 | plastic thermal enhanced low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm; exposed die pad | SOT612-3 | | | TDA19978A\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved <sup>[2]</sup> At 30 % activity on video port output. # <u>ဂ</u> Block diagram Product data sheet Rev. 03 - 16 April 2010 ## Quad HDMI 1.3a receiver with digital processing # 7. Pinning information ## 7.1 Pinning ## 7.2 Pin description Table 3. Pin description | Symbol | Pin | Type[1] | Description | |-----------------------|-----|---------|----------------------------------------| | V <sub>SSC</sub> | 1 | G | ground for the digital core | | PD | 2 | I | power-down control input (active HIGH) | | V <sub>DDH(3V3)</sub> | 3 | Р | HDMI receiver supply voltage; 3.3 V | | RXDC+ | 4 | I | HDMI input D positive clock channel | | RXDC- | 5 | I | HDMI input D negative clock channel | | V <sub>SSH</sub> | 6 | G | HDMI receiver ground | | RXCC- | 7 | I | HDMI input C negative clock channel | | RXCC+ | 8 | I | HDMI input C positive clock channel | | V <sub>DDH(3V3)</sub> | 9 | Р | HDMI receiver supply voltage; 3.3 V | | RXD0+ | 10 | I | HDMI input D positive data channel 0 | | RXD0- | 11 | I | HDMI input D negative data channel 0 | | V <sub>SSH</sub> | 12 | G | HDMI receiver ground | | RXC0- | 13 | I | HDMI input C negative data channel 0 | | RXC0+ | 14 | I | HDMI input C positive data channel 0 | | V <sub>DDH(1V8)</sub> | 15 | Р | HDMI receiver supply voltage; 1.8 V | | RXD1+ | 16 | I | HDMI input D positive data channel 1 | | RXD1- | 17 | I | HDMI input D negative data channel 1 | | V <sub>SSH</sub> | 18 | G | HDMI receiver ground | | RXC1- | 19 | I | HDMI input C negative data channel 1 | | RXC1+ | 20 | I | HDMI input C positive data channel 1 | | V <sub>DDH(3V3)</sub> | 21 | Р | HDMI receiver supply voltage; 3.3 V | | RXD2+ | 22 | I | HDMI input D positive data channel 2 | | RXD2- | 23 | I | HDMI input D negative data channel 2 | Table 3. Pin description ...continued | Symbol | Pin | Type[1] | Description | |-----------------------|-----|---------|-----------------------------------------| | V <sub>SSH</sub> | 24 | G | HDMI receiver ground | | RXC2- | 25 | I | HDMI input C negative data channel 2 | | RXC2+ | 26 | I | HDMI input C positive data channel 2 | | V <sub>PP</sub> | 27 | Р | OTP memory programming voltage[2] | | V <sub>DDC(1V8)</sub> | 28 | Р | digital core supply voltage; 1.8 V | | V <sub>DDO(3V3)</sub> | 29 | Р | video port output supply voltage; 3.3 V | | VCLK | 30 | 0 | video clock output | | V <sub>SSO</sub> | 31 | G | video port output ground | | CS/FREF | 32 | 0 | composite synchronization output | | | | | composite field output signal | | VS/VREF | 33 | 0 | vertical synchronization output | | | | | vertical reference output | | HS/HREF | 34 | 0 | horizontal synchronization output | | | | | reference output | | DE | 35 | 0 | data enable output | | VP[0] | 36 | 0 | video port output bit 0 | | V <sub>SSC</sub> | 37 | G | digital core ground | | VP[1] | 38 | 0 | video port output bit 1 | | VP[2] | 39 | 0 | video port output bit 2 | | VP[3] | 40 | 0 | video port output bit 3 | | V <sub>DDO(3V3)</sub> | 41 | Р | video port output supply voltage; 3.3 V | | V <sub>DDC(1V8)</sub> | 42 | Р | digital core supply voltage; 1.8 V | | V <sub>SSO</sub> | 43 | G | video port output ground | | VP[4] | 44 | 0 | video port output bit 4 | | VP[5] | 45 | 0 | video port output bit 5 | | VP[6] | 46 | 0 | video port output bit 6 | | VP[7] | 47 | 0 | video port output bit 7 | | VP[8] | 48 | 0 | video port output bit 8 | | VP[9] | 49 | 0 | video port output bit 9 | | VP[10] | 50 | 0 | video port output bit 10 | | VP[11] | 51 | 0 | video port output bit 11 | | V <sub>DDO(3V3)</sub> | 52 | Р | video port output supply voltage; 3.3 V | | VP[12] | 53 | 0 | video port output bit 12 | | $V_{SSO}$ | 54 | G | video port output ground | | VP[13] | 55 | 0 | video port output bit 13 | | VP[14] | 56 | 0 | video port output bit 14 | | VP[15] | 57 | 0 | video port output bit 15 | | VP[16] | 58 | 0 | video port output bit 16 | | VP[17] | 59 | 0 | video port output bit 17 | | VP[18] | 60 | 0 | video port output bit 18 | | VP[19] | 61 | 0 | video port output bit 19 | Table 3. Pin description ...continued | Table 5. Till de30 | - | | | |-----------------------|-----|---------------------|-----------------------------------------| | Symbol | Pin | Type <sup>[1]</sup> | Description | | VP[20] | 62 | 0 | video port output bit 20 | | V <sub>DDO(3V3)</sub> | 63 | Р | video port output supply voltage; 3.3 V | | V <sub>DDC(1V8)</sub> | 64 | Р | digital core supply voltage; 1.8 V | | V <sub>SSO</sub> | 65 | G | video port output ground | | VP[21] | 66 | 0 | video port output bit 21 | | VP[22] | 67 | 0 | video port output bit 22 | | VP[23] | 68 | 0 | video port output bit 23 | | VP[24] | 69 | 0 | video port output bit 24 | | VP[25] | 70 | 0 | video port output bit 25 | | VP[26] | 71 | 0 | video port output bit 26 | | VP[27] | 72 | 0 | video port output bit 27 | | V <sub>SSC</sub> | 73 | G | digital core ground | | V <sub>DDO(3V3)</sub> | 74 | Р | video port output supply voltage; 3.3 V | | VP[28] | 75 | 0 | video port output bit 28 | | VP[29] | 76 | 0 | video port output bit 29 | | V <sub>SSO</sub> | 77 | G | video port output ground | | ACLK | 78 | 0 | audio clock output | | AP0 | 79 | 0 | audio port 0 output | | AP1 | 80 | 0 | audio port 1 output | | AP2/CTL0 | 81 | 0 | audio port 2 output | | | | | CTL0 control (DVI mode) output | | AP3/CTL1 | 82 | 0 | audio port 3 output | | | | | CTL1 control (DVI mode) output | | AP4/WS/CTL2 | 83 | 0 | audio port 4 output | | | | | word select output | | | | | CTL2 control (DVI mode) output | | V <sub>DDO(3V3)</sub> | 84 | Р | video port output supply voltage; 3.3 V | | AP5/SYSCLK/CTL3 | 85 | 0 | audio port 5 output | | | | | system clock audio output | | ., | | | CTL3 control (DVI mode) output | | V <sub>SSO</sub> | 86 | G | video port output ground | | V <sub>DDH(3V3)</sub> | 87 | Р | HDMI audio PLL supply voltage; 3.3 V | | V <sub>DDH(3V3)</sub> | 88 | Р | HDMI audio PLL supply voltage; 3.3 V | | V <sub>SSH</sub> | 89 | G | HDMI audio PLL ground | | V <sub>DDH(1V8)</sub> | 90 | Р | HDMI audio PLL supply voltage; 1.8 V | | V <sub>SSH</sub> | 91 | G | HDMI audio PLL ground | | V <sub>DDC(1V8)</sub> | 92 | Р | digital core supply voltage; 1.8 V | | XTALOUT | 93 | 0 | crystal oscillator output | | XTALIN/MCLK | 94 | I | crystal oscillator input | | | | | test pattern clock input | | V <sub>DDI(3V3)</sub> | 95 | Р | digital inputs supply voltage; 3.3 V | | | | | | Table 3. Pin description ...continued | lable 3. | Pin descrip | | | Description | |-----------------------|-------------|----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | | | Type <sup>[1]</sup> | Description | | VAI | 9 | 96 | 0 | video activity indication output (open-drain); warns the external microprocessor that a special event has occurred; must be connected to a pull-up resistor; 5 V tolerant (active LOW) | | SDA | 9 | 97 | I/O | I <sup>2</sup> C-bus serial data input/output | | SCL | 9 | 8 | l | I <sup>2</sup> C-bus serial clock input | | HSDAA | 9 | 9 | I/O | HDMI input/output A HDCP DDC-bus serial data | | HSCLA | 1 | 00 | I | HDMI input A HDCP DDC-bus serial clock | | HSDAB | 1 | 01 | I/O | HDMI input/output B HDCP DDC-bus serial data | | HSCLB | 1 | 02 | I | HDMI input B HDCP DDC-bus serial clock | | TEST0 | 1 | 03 | I | reserved for test; connect to digital inputs ground (V <sub>SSC</sub> ) | | V <sub>DDH(3V3)</sub> | 1 | 04 | Р | HDMI deep PLL supply voltage; 3.3 V | | $V_{SSH}$ | 1 | 05 | G | HDMI deep PLL ground | | RRX1 | 1 | 06 | I | HDMI inputs A and B termination resistance control | | V <sub>DDC(1V8)</sub> | 1 | 07 | Р | digital core supply voltage; 1.8 V | | V <sub>DDH(1V8)</sub> | 1 | 80 | Р | HDMI receiver supply voltage; 1.8 V | | $V_{SSC}$ | 1 | 09 | G | digital core ground | | A0 | 1 | 10 | I | I <sup>2</sup> C-bus address control input | | V <sub>DDH(3V3)</sub> | 1 | 11 | Р | HDMI receiver supply voltage; 3.3 V | | RXBC+ | 1 | 12 | l | HDMI input B positive clock channel | | RXBC- | 1 | 13 | I | HDMI input B negative clock channel | | $V_{SSH}$ | 1 | 14 | G | HDMI receiver ground | | RXAC- | 1 | 15 | I | HDMI input A negative clock channel | | RXAC+ | 1 | 16 | I | HDMI input A positive clock channel | | $V_{\text{DDH(3V3)}}$ | 1 | 17 | Р | HDMI receiver supply voltage; 3.3 V | | RXB0+ | 1 | 18 | I | HDMI input B positive data channel 0 | | RXB0- | 1 | 19 | I | HDMI input B negative data channel 0 | | $V_{SSH}$ | 1 | 20 | G | HDMI receiver ground | | RXA0- | 1 | 21 | I | HDMI input A negative data channel 0 | | RXA0+ | 1 | 22 | l | HDMI input A positive data channel 0 | | $V_{\text{DDH}(1V8)}$ | 1 | 23 | Р | HDMI receiver supply voltage; 1.8 V | | RXB1+ | 1 | 24 | I | HDMI input B positive data channel 1 | | RXB1- | 1 | 25 | I | HDMI input B negative data channel 1 | | $V_{SSH}$ | 1 | 26 | G | HDMI receiver ground | | RXA1- | 1 | 27 | I | HDMI input A negative data channel 1 | | RXA1+ | 1 | 28 | I | HDMI input A positive data channel 1 | | $V_{\text{DDH(3V3)}}$ | 1 | 29 | Р | HDMI receiver supply voltage; 3.3 V | | RXB2+ | 1 | 30 | l | HDMI input B positive data channel 2 | | RXB2- | 1 | 31 | l | HDMI input B negative data channel 2 | | $V_{SSH}$ | 1 | 32 | G | HDMI receiver ground | | RXA2- | 1 | 33 | l | HDMI input A negative data channel 2 | | RXA2+ | 1 | 34 | I | HDMI input A positive data channel 2 | #### Quad HDMI 1.3a receiver with digital processing Table 3. Pin description ... continued | Symbol | Pin | Type <sup>[1]</sup> | Description | |-----------------------|---------|---------------------|---------------------------------------------------------------------| | $V_{SSH}$ | 135 | G | HDMI receiver ground | | V <sub>DDC(1V8)</sub> | 136 | Р | digital core supply voltage; 1.8 V | | V <sub>DDC(1V8)</sub> | 137 | Р | digital core supply voltage; 1.8 V | | HSDAC | 138 | I/O | HDMI input/output C HDCP DDC-bus serial data | | HSCLC | 139 | I | HDMI input C HDCP DDC-bus serial clock | | HSDAD | 140 | I/O | HDMI input/output D HDCP DDC-bus serial data | | HSCLD | 141 | I | HDMI input D HDCP DDC-bus serial clock | | V <sub>DDI(3V3)</sub> | 142 | Р | digital inputs supply voltage; 3.3 V | | RRX2 | 143 | I | HDMI inputs C and D termination resistance control | | V <sub>DDH(1V8)</sub> | 144 | Р | HDMI receiver supply voltage; 1.8 V | | Exposed die pad | central | G | exposed die pad; connect to digital core ground (V <sub>SSC</sub> ) | <sup>[1]</sup> P = power supply; G = ground; I = input; O = output and I/O = input/output. ## 8. Functional description The TDA19978A converts digital data streams input by the HDMI sources into parallel digital data for use by media and video signal processing integrated circuits in devices for HDTV. Data streams can be decoded with or without HDCP protection. Outputs from the TDA19978A can be RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2 semi-planar format based on the ITU-R BT.601 standard or YCbCr 4:2:2 based on the ITU-R BT.656 format. Inputs can be both progressive and interlaced formats. The TDA19978A comprises a color space conversion block, downsampling filters and an embedded timing code function. In addition, the HDCP repeater function enables other HDMI devices to be connected to form an extended "total application". #### 8.1 Software Drivers Software drivers are provided for easy configuration and use of the TDA19978A. These drivers can be integrated with a large range of processors, with or without an operating system. They control activity detection, input selection, video mode identification, color conversion, Power-down modes, HDCP and InfoFrame notification. #### 8.2 HDMI inputs Control of the four HDMI inputs can be automatic using activity detection or using the $I^2C$ -bus. The HDMI receiver inputs are defined by pins RXx0+, RXx0-, RXx1+, RXx1-, RXx2+, RXx2-, RXxC+, RXxC-, RRXx, HSCLx and HSDAx. In the pin names, x equals A, B, C or D (as applicable). ## 8.3 Termination resistance control The HDMI receiver input contains a termination resistance control set by an external resistor connected between pins RRXx and $V_{DDH(3V3)}$ . In RRXx, x equals 1 for inputs A and B or 2 for inputs C and D. Typically, the characteristic impedance is 50 $\Omega$ and the default value of the external terminal control resistor is 12 k $\Omega$ ± 1 %. <sup>[2]</sup> Connected to the ground of the HDMI receiver (V<sub>SSH</sub>) in normal operation. #### Quad HDMI 1.3a receiver with digital processing ## 8.4 Equalizer The auto-adaptive equalizer automatically measures and selects the settings which provide the best signal quality for each cable. This improves signal quality and enables the use of cable lengths up to 25 m (laboratory tested, contact NXP for detailed information). The equalizer is fully automatic and consequently does not need any external control. ## 8.5 Activity detection The TDA19978A uses activity detection to automatically select the active HDMI input. An internal, fully programmable, frequency filter controls activity detection. It sees only the activity on the HDMI inputs with a frequency range between minimal 22.5 MHz and maximal 205 MHz. This activity detection can generate an interrupt enabling users to manage each HDMI input. ## 8.6 High-bandwidth digital content protection The HDMI receiver also contains the HDCP decryption function. The keys provided by the One Time Programmable, non-volatile memory in encrypted format are decrypted and then stored in the HDCP module. This is particularly suitable for repeater applications. The TDA19978A controls all HDCP repeater functions based on the HDCP 1.2 specification. Four DDC-buses HSCLA/HSDAA; HSCLB/HSDAB; HSCLC/HSDAC and HSCLD/HSDAD are integrated into the HDCP function, one bus for each HDMI input. The DDC-bus connected to the HDCP block is automatically selected based on the active HDMI input. The unused inputs are disconnected from the DDC-bus (no acknowledge). No additional CPU processing is required because the authentication phase and the rekey calculation are fully managed by the TDA19978A. ## 8.7 Color depth unpacking In Deep Color mode, the TDA19978A receives several fragments of a pixel group at the HDMI link frequency. This block translates the received pixel group into pixels at the pixel frequency. This operation is fully automatic and does not need any external control. #### 8.8 Derepeater The HDMI source uses pixel repetition to increase the transmitted pixel clock for transmitting video formats at native pixel rates below 25 megapixels per second or to increase the number of audio sample packets in each line. The derepeater function discards repeated pixels and divides the clock to reproduce the native video format. ## 8.9 Upsample The HDMI source can use YCbCr 4:2:2 pixel encoding which enables the number of bits allocated per component to be increased up to 12. The upsample function transforms this 12-bit YCbCr 4:2:2 data stream into a 12-bit YCbCr 4:4:4 data stream by repeating or linearly interpolating the chrominance pixels Cb and Cr. Upsampling mode is selected using the I<sup>2</sup>C-bus. ### Quad HDMI 1.3a receiver with digital processing #### 8.10 Packet extraction Information sent during the Data Island periods are extracted from the HDMI data stream. Audio clock regeneration, general control and InfoFrames can be read using the I<sup>2</sup>C-bus while audio samples are sent to the audio FIFO. The TDA19978A can receive the new HDMI 1.3a packets, general control and color gamut metadata info packets. In audio applications, the TDA19978A manages HBR packets for high bit rate compressed audio streams (IEC 61937), One Bit Audio samples and DST packets for One Bit Audio and SACD with DSD and DST audio streams. The TDA19978A includes a two channel status decoder supporting multi-channel reception for Audio Sample Packets. This enables the user to obtain channel status information from the IEC 60958/IEC 61937 stream such as: - The audio stream type (non-linear as IEC 61937 or L-PCM as IEC 60958) - · Copyright protection - Sampling frequency Refer to IEC 60958/IEC 61937 specifications for more details. An update of each InfoFrame or the channel status content is indicated by a register bit and the HIGH-to-LOW transition on output pin VAI. This makes CPU polling unnecessary. #### 8.11 Audio PLL The TDA19978A generates a 128/256/512 $\times$ f<sub>s</sub> system clock enabling the use of simple audio DACs without an integrated PLL, such as the UDA1334BTS. The programming of the audio PLL can be either automatic, using the audio clock regeneration parameters found in the Data Islands or set manually using the I<sup>2</sup>C-bus. All standard audio sampling frequencies 32 kHz, 44.1 kHz, 88.2 kHz, 176.4 kHz, 48 kHz, 96 kHz and 192 kHz are accepted by the device. ## 8.12 Audio formatter Audio samples can be output in either S/PDIF, I $^2$ S-bus formats or DSD (SACD). In I $^2$ S-bus or S/PDIF modes, up to eight audio channels can be controlled using the audio port pins (AP0 to AP5). In DSD mode (SACD), up to six audio channels can be controlled using the these pins. The audio port mapping depends on the channel allocation (see <u>Table 4</u>, <u>Table 5</u> and <u>Table 6</u> for detailed information). In the following tables, all ports are LV-TTL compatible Table 4. Audio port configuration (Layout 0) | Audio port | Pin | Layout 0 | | | | | | |------------|-----|----------------------------------|----------------------------|-----------------|--|--|--| | | | I <sup>2</sup> S-bus | S/PDIF | OBA | | | | | AP5 | 85 | SYSCLK[1] | SYSCLK[1] | ' | | | | | AP4 | 83 | WS (word select) | WS[1] | | | | | | AP3 | 82 | | | | | | | | AP2 | 81 | | | | | | | | AP1 | 80 | | | DSD channel 1 | | | | | AP0 | 79 | SD | S/PDIF | DSD channel 0 | | | | | ACLK | 78 | SCK (I <sup>2</sup> S-bus clock) | master clock for S/PDIF[1] | DSD clock | | | | | | | $64 \times f_s$ | $64 \times f_s$ | $64 \times f_s$ | | | | | | | $32\times f_{\text{s}}$ | | | | | | <sup>[1]</sup> Can be activated with the I<sup>2</sup>C-bus (optional). Table 5. Audio port configuration (Layout 1) | Audio port | Pin | Layout 1 | | | | | | |------------|-----|----------------------------------|----------------------------|-----------------|--|--|--| | | | I <sup>2</sup> S-bus | S/PDIF | ОВА | | | | | AP5 | 85 | SYSCLK[1] | SYSCLK[1] | DSD channel 5 | | | | | AP4 | 83 | WS (word select) | WS[1] | DSD channel 4 | | | | | AP3 | 82 | SD3 | S/PDIF3 | DSD channel 3 | | | | | AP2 | 81 | SD2 | S/PDIF2 | DSD channel 2 | | | | | AP1 | 80 | SD1 | S/PDIF1 | DSD channel 1 | | | | | AP0 | 79 | SD0 | S/PDIF0 | DSD channel 0 | | | | | ACLK | 78 | SCK (I <sup>2</sup> S-bus clock) | master clock for S/PDIF[1] | DSD clock | | | | | | | $64\times f_{\text{s}}$ | $64 \times f_s$ | $64 \times f_s$ | | | | | | | $32\times f_{\text{s}}$ | | | | | | <sup>[1]</sup> Can be activated with the I<sup>2</sup>C-bus (optional). Table 6. Audio port configuration for HBR and DST packets | Audio port | Pin | HBR demultiplexed | DST | | |------------|-----|----------------------------------|----------------------------|--------------------------| | | | I <sup>2</sup> S-bus | S/PDIF | | | AP5 | 85 | SYSCLK[1] | SYSCLK[1] | ' | | AP4 | 83 | WS (word select) | WS[1] | frame_start | | AP3 | 82 | SDx+3 | S/PDIFx+3 | | | AP2 | 81 | SDx+2 | S/PDIFx+2 | | | AP1 | 80 | SDx+1 | S/PDIFx+1 | | | AP0 | 79 | SDx | S/PDIFx | DSD channel 0 | | ACLK | 78 | SCK (I <sup>2</sup> S-bus clock) | master clock for S/PDIF[1] | DSD clock | | | | $64 \times f_s$ (ACR) | $64 \times f_s$ | $64 \times f_s$ | | | | $32 \times f_s$ (ACR) | | $128\times f_{\text{s}}$ | <sup>[1]</sup> Can be activated with the I<sup>2</sup>C-bus (optional). <sup>[2]</sup> x in SDx and S/PDIFx relates to the actual frame. ### Quad HDMI 1.3a receiver with digital processing ## 8.13 Sync timing measurement To assist input format recognition, the vertical/horizontal periods and the horizontal pulse width are measured based on the externally generated MCLK frequency (27 MHz crystal). This function has an accuracy of 1 LSB = $1 \times MCLK$ period. ## 8.14 Format measurement timing The TDA19978A includes an improved system for accurate recognition of PC and TV formats. This system measures the parameters of blanking and video active area. This function can be useful for example when the TDA19978A receives PC format data in HDMI or DVI modes. ## 8.15 Color space conversion The color space conversion enables an RGB signal from the HDMI input to be converted into a YCbCr signal or converting the YCbCr signal from the HDMI input into an RGB signal. The color space conversion formula is: $$\begin{bmatrix} YG \\ VR \\ UB \end{bmatrix} = \begin{bmatrix} C_{11} & C_{12} & C_{13} \\ C_{21} & C_{22} & C_{23} \\ C_{31} & C_{32} & C_{33} \end{bmatrix} \times \begin{bmatrix} \begin{bmatrix} CY \\ RV \\ BU \end{bmatrix} + \begin{bmatrix} O11 \\ O12 \\ O13 \end{bmatrix} + \begin{bmatrix} OO1 \\ OO2 \\ OO3 \end{bmatrix}$$ (1) Activation of the color space conversion function, programming of all coefficients and offsets is done using the $I^2C$ -bus. ## 8.16 4:2:2 downsampling filters These filters downsample the Cb and Cr signals by a factor of 2. A delay has been added to the G/Y channel corresponding to the downsample filters pipeline delay to make sure the Y channel is in phase with the Cb and Cr channels. Four different filters, from simple cut to ITU-R BT.601 compliant digital, can be selected using the I<sup>2</sup>C-bus. #### 8.17 Range control The range control function truncates the range of data to remove super-white and super-black pixels at specified ceiling and floor values. ## 8.18 Dithering function The error dispersal rounding (dithering) function can convert the color depth from 30-bit or 36-bit to reduced 30-bit or 24-bit color depth. When dithering is triggered, the TDA19978A applies round, truncate or noise-shaping algorithms. When the error dispersal rounding function is not used, the data coming from the filter are directly sent to the 4:2:2 formatter. The error dispersal rounding function works only with the active video signal. ### Quad HDMI 1.3a receiver with digital processing #### 8.19 4:2:2 formatter The 4:2:2 formatter contains the YCbCr 4:2:2 semi-planar and the YCbCr 4:2:2 ITU-R BT.656 formatting functions. The selection of these functions is made using the I<sup>2</sup>C-bus. - In YCbCr 4:2:2 mode: the data frequency for the Y signal is equal to the pixel clock frequency. While the data frequency for the Cb and Cr signals is equal to half the pixel clock frequency - In semi-planar mode: the output clock should be the same as the pixel clock - In ITU-R BT.656 mode: the data frequency should be the same as the formatter clock frequency (e.g. pixel clock × 2) The Start Active Video (SAV) and End Active Video (EAV) timing reference codes can be included in the data stream based on the HREF, VREF and FREF positions from the VHREF timing generator. Specific codes programmed using the I<sup>2</sup>C-bus can replace the data stream during the blanking period to mask gain and clamp calibration. ## 8.20 Video port selection Each channel can be allocated to a specified video port using the I<sup>2</sup>C-bus (see <u>Section 13</u> "Output video port formats (mapping examples)" on page 21) to optimize board layout at the interface with video processing ICs. For example: - R, G or B in RGB 4:4:4 mode on VP[29:20] - Y, Cb or Cr in YUV 4:4:4 mode on VP[19:10] - Y or Cb-Cr in 4:2:2 semi-planar mode on VP[9:0] - Cb-Y-Cr-Y in 4:2:2 ITU-R BT.656 mode on VP[9:0] Each video port can be set to high-impedance using the I<sup>2</sup>C-bus. #### 8.21 Output buffers The levels of the output buffers are LV-TTL compatible. Switching the outputs between active and high-impedance is set using the I<sup>2</sup>C-bus. The outputs HREF, VREF and FREF can be set to high-impedance (Z) or forced LOW (L), independently of the timing reference codes. ### 8.22 VHREF timing generator The VHREF timing generator outputs all of the timing signals used by the device: - VREF, HREF and FREF signals for SAV, EAV and active video area definition - VS and HS to change width and position compared with the HDMI inputs #### 8.23 I<sup>2</sup>C-bus serial interface The I<sup>2</sup>C-bus serial interface enables the internal registers of the device to be programmed. The slave address of the device is selected by pin A0. TDA19978A\_3 ### Quad HDMI 1.3a receiver with digital processing ## 8.24 Power management The TDA19978A can use one of three Power-down modes: - level 0: full Power-down mode - level 1: internal EDID memory with I<sup>2</sup>C-bus serial interface active - level 2: internal EDID memory with I<sup>2</sup>C-bus serial interface and activity detection enabled The user can activate these different modes with pin PD or using I<sup>2</sup>C-bus registers: - level 0: PD pin is HIGH - level 1: settings defined in the I<sup>2</sup>C-bus registers - level 2: with settings defined in the I<sup>2</sup>C-bus registers #### 8.25 EDID memory management The TDA19978A embedded EDID memory can be shared with all HDMI inputs. The embedded EDID memory shares 253 bytes with the four HDMI inputs. In addition, three bytes are dedicated to the physical address and checksum for each HDMI input (see Figure 3). This memory is accessible in parallel by all HDMI inputs. You can share the EDID memory over zero, one, two, three or four HDMI input(s) as shown in Figure 4. The content of embedded volatile EDID memory must be programmed using the I<sup>2</sup>C-bus for each power-on of TDA19978A. The embedded EDID memory remains accessible on each HDMI input when the TDA19978A uses a different low-power mode. The "physical address" of each HDMI input can be easily changed with the TDA19978A without corrupting the integrity of each DDC-bus. ## 8.25.1 EDID memory shared over all four HDMI inputs ## Quad HDMI 1.3a receiver with digital processing ## 8.25.2 EDID memory shared over three HDMI inputs ## 9. I<sup>2</sup>C-bus protocol The TDA19978A is a slave $I^2C$ -bus device and the SCL pin is only an input pin. The timing and protocol for $I^2C$ -bus are standard. Bit A0 of the $I^2C$ -bus device address is externally selected by the A0 pin. The main device $I^2C$ -bus address is given in <u>Table 7</u>. Table 7. I<sup>2</sup>C-bus slave address | A6 | A5 | A4 | A3 | A2 | A1 | Α0 | R/W | |----|----|----|----|----|----|----|-----| | 1 | 0 | 0 | 1 | 1 | 0 | A0 | 0/1 | ## Quad HDMI 1.3a receiver with digital processing ## 10. Limiting values Table 8. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------|----------------------------------|------------|-------------|-------|------| | $V_{\text{DDx}(3V3)}$ | supply voltage on all 3.3 V pins | | -0.5 | +4.6 | V | | V <sub>DDx(1V8)</sub> | supply voltage on all 1.8 V pins | | -0.5 | +2.5 | V | | $\Delta V_{DD}$ | supply voltage difference | | -0.5 | +0.5 | V | | I <sub>O</sub> | output current | | - | 35 | mA | | T <sub>stg</sub> | storage temperature | | <b>–</b> 55 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | 0 | 70 | °C | | Tj | junction temperature | | - | 125 | °C | | V <sub>ESD</sub> | electrostatic discharge voltage | HBM | -2000 | +2000 | V | ## 11. Thermal characteristics Table 9. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|-------------|------|------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air | 22.8 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 11.1 | K/W | ## 12. Characteristics #### Table 10. Characteristics $V_{DDH(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDI(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDO(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDH(1V8)} = 1.71 \text{ V to } 1.89 \text{ V; } V_{DDC(1V8)} = 1.71 \text{ V to } 1.89 \text{ V; } T_{amb} = 0 \text{ °C to } 70 \text{ °C; typical values measured at } V_{DDH(3V3)}, V_{DDI(3V3)} \text{ and } V_{DDO(3V3)} = 3.3 \text{ V; } V_{DDH(1V8)} = 1.8 \text{ V and } T_{amb} = 25 \text{ °C; unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|-------------------------------|---------------------------------|-----|-------|-----|-------|------| | Supplies | | | | | | | | | V <sub>DDH(3V3)</sub> | HDMI supply voltage (3.3 V) | | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDH(1V8)</sub> | HDMI supply voltage (1.8 V) | | | 1.71 | 1.8 | 1.89 | V | | V <sub>DDI(3V3)</sub> | input supply voltage (3.3 V) | | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDC(1V8)</sub> | core supply voltage (1.8 V) | | | 1.71 | 1.8 | 1.89 | V | | V <sub>DDO(3V3)</sub> | output supply voltage (3.3 V) | | | 3.135 | 3.3 | 3.465 | V | | I <sub>DDH(3V3)</sub> | HDMI supply current (3.3 V) | 720p at 60 Hz | [1] | - | 103 | - | mA | | | | 1080p at 60 Hz | [1] | - | 106 | - | mA | | | | 1080p at 60 Hz; Deep Color mode | [1] | - | 110 | - | mA | | I <sub>DDH(1V8)</sub> | HDMI supply current (1.8 V) | 720p at 60 Hz | [1] | - | 48 | - | mA | | | | 1080p at 60 Hz | [1] | - | 68 | - | mΑ | | | | 1080p at 60 Hz; Deep Color mode | [1] | - | 85 | - | mΑ | | I <sub>DDI(3V3)</sub> | input supply current (3.3 V) | 720p at 60 Hz | [1] | - | 1 | - | mΑ | | | | 1080p at 60 Hz | [1] | - | 1 | - | mΑ | | | | 1080p at 60 Hz; Deep Color mode | [1] | - | 1 | - | mΑ | ## Quad HDMI 1.3a receiver with digital processing Table 10. Characteristics ... continued $V_{DDH(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDI(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDO(3V3)} = 3.135 \text{ V to } 3.465 \text{ V; } V_{DDH(1V8)} = 1.71 \text{ V to } 1.89 \text{ V; } V_{DDC(1V8)} = 1.71 \text{ V to } 1.89 \text{ V; } T_{amb} = 0 \text{ °C to } 70 \text{ °C; typical values measured at } V_{DDH(3V3)}, V_{DDI(3V3)} \text{ and } V_{DDO(3V3)} = 3.3 \text{ V; } V_{DDH(1V8)} = 1.8 \text{ V and } T_{amb} = 25 \text{ °C; unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------|------------------------------------------------------|-------------------------------------------------------------------------|-----|--------|-----------------------|------|------| | I <sub>DDO(3V3)</sub> | output supply current (3.3 V) | 720p at 60 Hz | [1] | - | 49 | - | mΑ | | | | 1080p at 60 Hz | [1] | - | 78 | - | mΑ | | | | 1080p at 60 Hz; Deep Color mode | [1] | - | 120 | - | mΑ | | I <sub>DDC(1V8)</sub> | core supply current (1.8 V) | 720p at 60 Hz | [1] | - | 148 | - | mΑ | | | | 1080p at 60 Hz | [1] | - | 283 | - | mΑ | | | | 1080p at 60 Hz; Deep Color mode | [1] | - | 453 | - | mΑ | | $\Delta V_{DD(3V3-3V3)}$ | supply voltage difference between two 3.3 V supplies | start-up and established conditions | | -100 | - | +100 | mV | | $\Delta V_{DD(1V8-1V8)}$ | supply voltage difference between two 1.8 V supplies | start-up and established conditions | | -100 | - | +100 | mV | | Р | power dissipation | active mode | [1] | | | | | | | | 720p at 60 Hz | | - | 0.75 | - | W | | | | 1080p at 60 Hz | | - | 1.13 | - | W | | | | 1080p at 60 Hz; Deep Color mode | | - | 1.63 | - | W | | P <sub>cons</sub> | power consumption | Power-down mode | | | | | | | | | pin PD = HIGH | | - | 1 | - | mW | | | | l <sup>2</sup> C-bus; EDID and HDCP<br>memory power-up | | - | 4 | - | mW | | | | I <sup>2</sup> C-bus; EDID; activity detection and HDCP memory power-up | | - | 150 | - | mW | | Clock timing | output: pins VCLK, ACLK and S | YSCLK | | | | | | | f <sub>clk(max)</sub> | maximum clock frequency | pin VCLK | | 165 | - | - | MHz | | | | pin ACLK | | 25 | - | - | MHz | | | | pin SYSCLK | | 50 | - | - | MHz | | $\delta_{\text{clk}}$ | clock duty cycle | pin VCLK | | - | 50 | - | % | | | | pin ACLK | | - | 50 | - | % | | | | pin SYSCLK | | - | 50 | - | % | | Timing outpu | ut: pins VP[29:0]; $f_s = 165 \text{ MHz}$ ; $C_l$ | = 10 pF; see <u>Figure 5</u> | | | | | | | $t_{su(Q)}$ | data output set-up time | | | 0.40 | - | 1.50 | ns | | t <sub>h(Q)</sub> | data output hold time | | | 0.80 | - | 2.00 | ns | | t <sub>d(pipe)</sub> | pipeline delay time | clock interval from inputs to outputs; all modes | | - | $80 \times T_{clk}$ | - | | | Timing outpu | ut: pins AP[5:0] with respect to A | CLK; $f_{clk} = 12.288 \text{ MHz}$ ; $C_L = 10 \text{ pF}$ ; | see | Figure | 6 | | | | t <sub>su(Q)</sub> | data output set-up time | | | 69 | - | - | ns | | t <sub>h(Q)</sub> | data output hold time | | | 2 | - | - | ns | | LV-TTL digita | al outputs: pins VP[29:0], VCLK, A | AP[5:0], ACLK, DE, HS, VS, HREF, V | REF | , FREF | ; C <sub>L</sub> = 10 | pF | | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 2 mA | | - | - | 0.4 | V | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -2 \text{ mA}$ | | 2.4 | - | - | V | ## Quad HDMI 1.3a receiver with digital processing #### Table 10. Characteristics ... continued $V_{DDH(3V3)} = 3.135 \ V \ to \ 3.465 \ V; \ V_{DDI(3V3)} = 3.135 \ V \ to \ 3.465 \ V; \ V_{DDD(3V3)} = 3.135 \ V \ to \ 3.465 \ V; \ V_{DDH(1V8)} = 1.71 \ V \ to \ 1.89 \ V; \ T_{amb} = 0 \ ^{\circ}\text{C} \ to \ 70 \ ^{\circ}\text{C}; \ typical values measured at } V_{DDH(3V3)}, \ V_{DDI(3V3)} \ and \ V_{DDO(3V3)} = 3.3 \ V; \ V_{DDH(1V8)} = 1.8 \ V \ and \ T_{amb} = 25 \ ^{\circ}\text{C}; \ unless otherwise specified.$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------|--------------------------------------|-----------------------------------------------------------------------|-----|-------|-----|-------|------| | I <sub>LOZ</sub> | OFF-state output leakage current | high-impedance state; $V_O = 0 V$ | [2] | - | 0 | - | μΑ | | | | $V_{O} = V_{DDO(3V3)} \times \frac{1}{3}$ | | 10 | - | 100 | μΑ | | | | $V_O = V_{DDO(3V3)} \times \frac{2}{3}$ | | -100 | - | -10 | μΑ | | | | $V_O = V_{DDO(3V3)}$ | | - | 0 | - | μΑ | | Digital inpu | ıts: pins RXxC+, RXxC–[3] | | | | | | | | $V_{I(dif)}$ | differential input voltage | $R_{RRX1}$ = 12 k $\Omega$ ± 1 %;<br>$R_{RRX2}$ = 12 k $\Omega$ ± 1 % | | 150 | - | 1200 | mV | | $V_{I(cm)}$ | common-mode input voltage | | | 2.735 | - | 3.475 | V | | f <sub>clk(max)</sub> | maximum clock frequency | | | 205 | - | - | MHz | | Digital inpu | uts: pins RXx0+, RXx0–, RXx1+, RX | x1-, RXx2+, RXx2-[ <u>3]</u> | | | | | | | $V_{I(dif)}$ | differential input voltage | $R_{RRX1}$ = 12 k $\Omega$ ± 1 %;<br>$R_{RRX2}$ = 12 k $\Omega$ ± 1 % | | 150 | - | 1200 | mV | | $V_{I(cm)}$ | common-mode input voltage | | | 2.735 | - | 3.475 | V | | | ns SCL and SDA <u><sup>[5]</sup></u> | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | | | - | - | 400 | kHz | | C <sub>b</sub> | capacitive load for each bus line | | | - | - | 400 | pF | | Ci | capacitance for each I/O pin | | | - | - | 10 | pF | | DDC I <sup>2</sup> C-bu | ıs: pins HSCLx, HSDAx [3][4] | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | Standard-mode | | - | - | 100 | kHz | | | | Fast-mode | | - | - | 400 | kHz | | Ci | capacitance for each I/O pin | | | - | - | 10 | рF | <sup>[1]</sup> At 30 % activity on video port output. <sup>[2]</sup> In high-impedance state, the output buffer is set to repeater mode recopying the input logic state with a small current. The output current changes from most negative to the most positive value at the triggering level which is internally set to V<sub>DDO(3V3)</sub> / 2 (e.g. the value of a pull-up or pull-down resistor must be lower than 18 kΩ to have a stable output value of V<sub>DDO(3V3)</sub> or 0 V). <sup>[3]</sup> x = A, B, C or D. <sup>[4] 5</sup> V tolerant. <sup>[5]</sup> Fast-mode, 5 V tolerant. ## Quad HDMI 1.3a receiver with digital processing # 13. Output video port formats (mapping examples) The following tables are examples of output formats that can be used with the video driver's port swap function. Table 11. Output in 12-bit video port format (mapping example 1) | | | The point ionina. | (abba examp | , | | | |--------|---------------------|--------------------------|-----------------|----------------------------|--------|---------------------| | Signal | YCbCr 4:2:2 ser | ni-planar <mark>U</mark> | YCbCr 4:2:2 ITU | I-R BT.656 <mark>11</mark> | | | | VP[29] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[28] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[27] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[26] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[25] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[24] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[23] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Z/L | Z/L | Z/L | Z/L | | VP[22] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[21] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | Z/L | Z/L | Z/L | Z/L | | VP[20] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | Z/L | Z/L | Z/L | Z/L | | VP[19] | Y <sub>0</sub> [1] | Y <sub>1</sub> [1] | Z/L | Z/L | Z/L | Z/L | | VP[18] | Y <sub>0</sub> [0] | Y <sub>1</sub> [0] | Z/L | Z/L | Z/L | Z/L | | VP[17] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[16] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[15] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[14] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[13] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[12] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[11] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[10] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[9] | Cb[3] | Cr[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | | VP[8] | Cb[2] | Cr[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | | VP[7] | Cb[1] | Cr[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | | VP[6] | Cb[0] | Cr[0] | Cb[0] | Y <sub>0</sub> [0] | Cr[0] | Y <sub>1</sub> [0] | | VP[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[3] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[2] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[1] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[0] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. Table 12. Output in 12-bit video port format (mapping example 2) | Signal | YCbCr 4:2:2 s | semi-planar[1] | YCbCr 4:2:2 ITU | -R BT.656[1] | | | |--------|---------------------|---------------------|-----------------|---------------------|--------|---------------------| | VP[29] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[28] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[27] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[26] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[25] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[24] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[23] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[22] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[21] | Cb[3] | Cr[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | | VP[20] | Cb[2] | Cr[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | | VP[19] | Cb[1] | Cr[1] | Cb[1] | Y <sub>0</sub> [1] | Cr[1] | Y <sub>1</sub> [1] | | VP[18] | Cb[0] | Cr[0] | Cb[0] | Y <sub>0</sub> [0] | Cr[0] | Y <sub>1</sub> [0] | | VP[17] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[16] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[15] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[14] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[13] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[12] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[11] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Z/L | Z/L | Z/L | Z/L | | VP[10] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[9] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | Z/L | Z/L | Z/L | Z/L | | VP[8] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | Z/L | Z/L | Z/L | Z/L | | VP[7] | Y <sub>0</sub> [1] | Y <sub>1</sub> [1] | Z/L | Z/L | Z/L | Z/L | | VP[6] | Y <sub>0</sub> [0] | Y <sub>1</sub> [0] | Z/L | Z/L | Z/L | Z/L | | VP[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[3] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[2] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[1] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[0] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. Table 13. Output in 10-bit video port format (mapping example 1) | Signal | RGB | YCbCr 4:4:4 | YCbCr 4:2:2 s | semi-planar[1] | YCbCr 4:2: | 2 ITU-R BT.6 | 56 <mark>[1]</mark> | | |--------|-------|-------------|---------------------|---------------------|------------|---------------------|---------------------|---------------------| | VP[29] | G[11] | Y[11] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[28] | G[10] | Y[10] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[27] | G[9] | Y[9] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[26] | G[8] | Y[8] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[25] | G[7] | Y[7] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[24] | G[6] | Y[6] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[23] | G[5] | Y[5] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Z/L | Z/L | Z/L | Z/L | | VP[22] | G[4] | Y[4] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[21] | G[3] | Y[3] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | Z/L | Z/L | Z/L | Z/L | | VP[20] | G[2] | Y[2] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | Z/L | Z/L | Z/L | Z/L | | VP[19] | R[11] | Cr[11] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[18] | R[10] | Cr[10] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[17] | R[9] | Cr[9] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[16] | R[8] | Cr[8] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[15] | R[7] | Cr[7] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[14] | R[6] | Cr[6] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[13] | R[5] | Cr[5] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[12] | R[4] | Cr[4] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[11] | R[3] | Cr[3] | Cb[3] | Cr[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | | VP[10] | R[2] | Cr[2] | Cb[2] | Cr[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | | VP[9] | B[11] | Cb[11] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[8] | B[10] | Cb[10] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[7] | B[9] | Cb[9] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[6] | B[8] | Cb[8] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[5] | B[7] | Cb[7] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[4] | B[6] | Cb[6] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[3] | B[5] | Cb[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[2] | B[4] | Cb[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[1] | B[3] | Cb[3] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[0] | B[2] | Cb[2] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. Table 14. Output in 10-bit video port format (mapping example 2) | Signal | RGB | YCbCr 4:4:4 | YCbCr 4:2:2 se | emi-planar <mark>[1]</mark> | YCbCr 4:2 | :2 ITU-R BT. | 656 <mark>[1]</mark> | | |--------|-------|-------------|---------------------|-----------------------------|-----------|---------------------|----------------------|---------------------| | VP[29] | B[11] | Cb[11] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[28] | B[10] | Cb[10] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[27] | B[9] | Cb[9] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[26] | B[8] | Cb[8] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[25] | B[7] | Cb[7] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[24] | B[6] | Cb[6] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[23] | B[5] | Cb[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[22] | B[4] | Cb[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[21] | B[3] | Cb[3] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[20] | B[2] | Cb[2] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[19] | G[11] | Y[11] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[18] | G[10] | Y[10] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[17] | G[9] | Y[9] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[16] | G[8] | Y[8] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[15] | G[7] | Y[7] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[14] | G[6] | Y[6] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[13] | G[5] | Y[5] | Y <sub>0</sub> [5] | Y₁[5] | Z/L | Z/L | Z/L | Z/L | | VP[12] | G[4] | Y[4] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[11] | G[3] | Y[3] | Y <sub>0</sub> [3] | Y <sub>1</sub> [3] | Z/L | Z/L | Z/L | Z/L | | VP[10] | G[2] | Y[2] | Y <sub>0</sub> [2] | Y <sub>1</sub> [2] | Z/L | Z/L | Z/L | Z/L | | VP[9] | R[11] | Cr[11] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[8] | R[10] | Cr[10] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[7] | R[9] | Cr[9] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[6] | R[8] | Cr[8] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[5] | R[7] | Cr[7] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[4] | R[6] | Cr[6] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[3] | R[5] | Cr[5] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[2] | R[4] | Cr[4] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[1] | R[3] | Cr[3] | Cb[3] | Cr[3] | Cb[3] | Y <sub>0</sub> [3] | Cr[3] | Y <sub>1</sub> [3] | | VP[0] | R[2] | Cr[2] | Cb[2] | Cr[2] | Cb[2] | Y <sub>0</sub> [2] | Cr[2] | Y <sub>1</sub> [2] | | | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. Table 15. Output in 8-bit video port format (mapping example 1) | Claus al | DOD | VOh On 4: 4: 4[4] | VOLO: 4:0:0 | | V0h0:: 4:0 | O ITU P PTO | Ec[1] | | |----------|-------|-------------------|---------------------|---------------------|------------|---------------------|--------|---------------------| | Signal | RGB | YCbCr 4:4:4[1] | | semi-planar[1] | | 2 ITU-R BT.6 | | | | VP[29] | G[11] | Y[11] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[28] | G[10] | Y[10] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[27] | G[9] | Y[9] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[26] | G[8] | Y[8] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[25] | G[7] | Y[7] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[24] | G[6] | Y[6] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[23] | G[5] | Y[5] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Z/L | Z/L | Z/L | Z/L | | VP[22] | G[4] | Y[4] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[21] | R[11] | Cr[11] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[20] | R[10] | Cr[10] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[19] | R[9] | Cr[9] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[18] | R[8] | Cr[8] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[17] | R[7] | Cr[7] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[16] | R[6] | Cr[6] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[15] | R[5] | Cr[5] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[14] | R[4] | Cr[4] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[13] | B[11] | Cb[11] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[12] | B[10] | Cb[10] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[11] | B[9] | Cb[9] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[10] | B[8] | Cb[8] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[9] | B[7] | Cb[7] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[8] | B[6] | Cb[6] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[7] | B[5] | Cb[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[6] | B[4] | Cb[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[5] | Z/L | VP[4] | Z/L | VP[3] | Z/L | VP[2] | Z/L | VP[1] | Z/L | VP[0] | Z/L | | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. Table 16. Output in 8-bit video port format (mapping example 2) | Signal | RGB[1] | YCbCr 4:4:4[1] | YCbCr 4:2:2 s | emi-planar[1] | YCbCr 4:2:2 | 2 ITU-R BT.65 | i6[ <u>1]</u> | | |--------|--------|----------------|---------------------|---------------------|-------------|---------------------|---------------|---------------------| | VP[29] | B[11] | Cb[11] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[28] | B[10] | Cb[10] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[27] | B[9] | Cb[9] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[26] | B[8] | Cb[8] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[25] | B[7] | Cb[7] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[24] | B[6] | Cb[6] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[23] | B[5] | Cb[5] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[22] | B[4] | Cb[4] | Z/L | Z/L | Z/L | Z/L | Z/L | Z/L | | VP[21] | G[11] | Y[11] | Y <sub>0</sub> [11] | Y <sub>1</sub> [11] | Z/L | Z/L | Z/L | Z/L | | VP[20] | G[10] | Y[10] | Y <sub>0</sub> [10] | Y <sub>1</sub> [10] | Z/L | Z/L | Z/L | Z/L | | VP[19] | G[9] | Y[9] | Y <sub>0</sub> [9] | Y <sub>1</sub> [9] | Z/L | Z/L | Z/L | Z/L | | VP[18] | G[8] | Y[8] | Y <sub>0</sub> [8] | Y <sub>1</sub> [8] | Z/L | Z/L | Z/L | Z/L | | VP[17] | G[7] | Y[7] | Y <sub>0</sub> [7] | Y <sub>1</sub> [7] | Z/L | Z/L | Z/L | Z/L | | VP[16] | G[6] | Y[6] | Y <sub>0</sub> [6] | Y <sub>1</sub> [6] | Z/L | Z/L | Z/L | Z/L | | VP[15] | G[5] | Y[5] | Y <sub>0</sub> [5] | Y <sub>1</sub> [5] | Z/L | Z/L | Z/L | Z/L | | VP[14] | G[4] | Y[4] | Y <sub>0</sub> [4] | Y <sub>1</sub> [4] | Z/L | Z/L | Z/L | Z/L | | VP[13] | R[11] | Cr[11] | Cb[11] | Cr[11] | Cb[11] | Y <sub>0</sub> [11] | Cr[11] | Y <sub>1</sub> [11] | | VP[12] | R[10] | Cr[10] | Cb[10] | Cr[10] | Cb[10] | Y <sub>0</sub> [10] | Cr[10] | Y <sub>1</sub> [10] | | VP[11] | R[9] | Cr[9] | Cb[9] | Cr[9] | Cb[9] | Y <sub>0</sub> [9] | Cr[9] | Y <sub>1</sub> [9] | | VP[10] | R[8] | Cr[8] | Cb[8] | Cr[8] | Cb[8] | Y <sub>0</sub> [8] | Cr[8] | Y <sub>1</sub> [8] | | VP[9] | R[7] | Cr[7] | Cb[7] | Cr[7] | Cb[7] | Y <sub>0</sub> [7] | Cr[7] | Y <sub>1</sub> [7] | | VP[8] | R[6] | Cr[6] | Cb[6] | Cr[6] | Cb[6] | Y <sub>0</sub> [6] | Cr[6] | Y <sub>1</sub> [6] | | VP[7] | R[5] | Cr[5] | Cb[5] | Cr[5] | Cb[5] | Y <sub>0</sub> [5] | Cr[5] | Y <sub>1</sub> [5] | | VP[6] | R[4] | Cr[4] | Cb[4] | Cr[4] | Cb[4] | Y <sub>0</sub> [4] | Cr[4] | Y <sub>1</sub> [4] | | VP[5] | Z/L | VP[4] | Z/L | VP[3] | Z/L | VP[2] | Z/L | VP[1] | Z/L | VP[0] | Z/L | | | | | | | | | | <sup>[1]</sup> Z = high-impedance; L = LOW-level; depending on the driver configuration. ## Quad HDMI 1.3a receiver with digital processing # 14. Example of supported video formats Table 17. Example of supported video formats | Standard | Format | Total pixels × total lines | Horizontal rate (kHz) | Pixel clock rate (MHz)[1] | |---------------------|-----------------------------------|----------------------------|-----------------------|---------------------------| | 576i <sup>[2]</sup> | 1440 × 576i 50 Hz | 1728 × 625 | 15.750 | 27.000[3] | | 480i[ <u>4]</u> | 1440 × 480i 59.94 Hz | 1716 × 525 | 15.734 | 27.000[3] | | | 1440 × 480i 60 Hz | 1716 × 525 | 15.750 | 27.027 <mark>3</mark> | | 576p | 720 × 576p 50 Hz | 864 × 625 | 31.250 | 27.000 | | 480p | 720 × 480p 59.94 Hz | 858 × 525 | 31.469 | 27.000 | | | 720 × 480p 60 Hz | 858 × 525 | 31.500 | 27.027 | | 720p | 1280 × 720p 50 Hz | 1980 × 750 | 37.500 | 74.250 | | | 1280 × 720p 59.94 Hz | 1650 × 750 | 44.955 | 74.176 | | | 1280 × 720p 60 Hz | 1650 × 750 | 45.000 | 74.250 | | 1080i | 1920 × 1080i 50 Hz | 2640 × 1125 | 28.125 | 74.250 | | | 1920 × 1080i 59.94 Hz | 2200 × 1125 | 33.716 | 74.176 | | | 1920 × 1080i 60 Hz | 2200 × 1125 | 33.750 | 74.250 | | 1080p | 1920 × 1080p 50 Hz[5] | 2640 × 1125 | 56.250 | 148.500 | | | 1920 × 1080p 59.94 Hz[5] | 2200 × 1125 | 67.433 | 148.352 | | | 1920 × 1080p 60 Hz[5] | 2200 × 1125 | 67.500 | 148.500 | | 0.31M3 VGA | 640 × 480p 60 Hz | 800 × 525 | 31.469 | 25.175 | | | 640 × 480p 72 Hz | 832 × 520 | 37.861 | 31.500 | | | 640 × 480p 75 Hz | $840\times500$ | 37.500 | 31.500 | | | 640 × 480p 85 Hz | $832\times509$ | 43.269 | 36.000 | | 0.48M3 SVGA | 800 × 600p 56 Hz | $1024\times625$ | 35.156 | 36.000 | | | 800 × 600p 60 Hz | $1056\times628$ | 37.879 | 40.000 | | | 800 × 600p 72 Hz | 1040 × 666 | 48.077 | 50.000 | | | 800 × 600p 75 Hz | 1056 × 625 | 46.875 | 49.500 | | | 800 × 600p 85 Hz | 1048 × 631 | 53.674 | 56.250 | | 0.48M3-R | 800 × 600p 120 Hz | 960 × 636 | 76.302 | 73.250 | | 0.41M9 | 848 × 480p 60 Hz | 1088 × 517 | 31.020 | 33.750 | | 0.79M3 XGA | 1024 × 768p 43 Hz | 1264 × 817 | 35.522 | 44.900 | | | 1024 × 768p 60 Hz | 1344 × 806 | 48.363 | 65.000 | | | 1024 × 768p 70 Hz | 1328 × 806 | 56.476 | 75.000 | | | 1024 × 768p 75 Hz | 1312 × 800 | 60.023 | 78.750 | | | 1024 × 768p 85 Hz | 1376 × 808 | 68.677 | 94.500 | | 0.79M3-R XGA | 1024 × 768p 120 Hz | 1184 × 813 | 97.551 | 115.500 | | 1.00M3 | 1152 × 864p 75 Hz | 1600 × 900 | 67.500 | 108.000 | | 0.98M9-R | 1280 × 768p 60 Hz | 1440 × 790 | 47.396 | 68.250 | | | 1280 × 768p 120 Hz <sup>[5]</sup> | 1440 × 813 | 97.396 | 140.250 | Table 17. Example of supported video formats ...continued | Standard | Format | Total<br>pixels × total<br>lines | Horizontal rate<br>(kHz) | Pixel clock<br>rate (MHz) <sup>[1]</sup> | |-------------------------|-----------------------------------|----------------------------------|--------------------------|------------------------------------------| | 0.98M9 | 1280 × 768p 60 Hz | 1664 × 798 | 47.776 | 79.500 | | | 1280 × 768p 75 Hz | $1696\times805$ | 60.289 | 102.250 | | | 1280 × 768p 85 Hz | $1712\times809$ | 68.633 | 117.500 | | 1.02MA-R | 1280 × 800p 60 Hz | $1440\times823$ | 49.306 | 71.000 | | | 1280 × 800p 120 Hz <sup>[5]</sup> | 1440 × 847 | 101.563 | 146.250 | | 1.02MA | 1280 × 800p 60 Hz | 1680 × 831 | 49.702 | 83.500 | | | 1280 × 800p 75 Hz | 1696 × 838 | 62.795 | 106.500 | | | 1280 × 800p 85 Hz | 1712 × 843 | 71.554 | 122.500 | | 1.23M3 | 1280 × 960p 60 Hz | 1800 × 1000 | 60.000 | 108.000 | | | 1280 × 960p 85 Hz <sup>[5]</sup> | 1728 × 1011 | 85.938 | 148.500 | | 1.31M4 SXGA | 1280 × 1024p 60 Hz | 1688 × 1066 | 63.981 | 108.000 | | | 1280 × 1024p 75 Hz | 1688 × 1066 | 79.976 | 135.000 | | | 1280 × 1024p 85 Hz <sup>[5]</sup> | 1728 × 1072 | 91.146 | 157.500 | | 1.04M9 | 1360 × 768p 60 Hz | 1792 × 795 | 47.712 | 85.500 | | 1.04M9-R | 1360 × 768p 120 Hz <sup>[5]</sup> | 1520 × 813 | 97.533 | 148.250 | | 1.47M3-R | 1400 × 1050p 60 Hz | 1560 × 1080 | 64.744 | 101.000 | | 1.47M3 | 1400 × 1050p 60 Hz | 1864 × 1089 | 65.317 | 121.750 | | | 1400 × 1050p 75 Hz <sup>[5]</sup> | 1896 × 1099 | 82.278 | 156.000 | | 1.29MA-R | 1440 × 900p 60 Hz | 1600 × 926 | 55.469 | 88.750 | | 1.29MA | 1440 × 900p 60 Hz | 1904 × 934 | 55.935 | 106.500 | | | 1440 × 900p 75 Hz <sup>[5]</sup> | 1936 × 942 | 70.635 | 136.750 | | | 1440 × 900p 85 Hz[5] | 1952 × 948 | 80.430 | 157.000 | | 1.92M3 UXGA | 1600 × 1200p 60 Hz[5] | 2160 × 1250 | 75.000 | 162.000 | | 1.76MA-R | 1680 × 1050p 60 Hz | 1840 × 1080 | 64.674 | 119.000 | | 1.76MA | 1680 × 1050p 60 Hz[5] | 2240 × 1089 | 65.290 | 146.250 | | 2.30MA-R <sup>[6]</sup> | 1920 × 1200p 60 Hz <sup>[5]</sup> | 2080 × 1235 | 74.038 | 154.000 | | | | | | | <sup>[1]</sup> Pixel clock rate corresponds to VCLK output for 4:4:4 format and 4:2:2 semi-planar; VCLK / 2 for 4:2:2 ITU-R BT.656 format. The pixel clock rate can be determined by: a) Total pixels $\times$ total lines $\times$ frame rate for the progressive format. b) Total pixels $\times$ total lines $\times$ frame rate / 2 for the interlaced format. <sup>[2]</sup> Also called PAL. <sup>[3]</sup> Pixel-doubling. <sup>[4]</sup> Also called NTSC. <sup>[5]</sup> Only supports Deep Color mode 10-bit. <sup>[6]</sup> Also called WUXGA. ## Quad HDMI 1.3a receiver with digital processing # 15. Application information TDA19978A ## 16. Package outline HLQFP144: plastic thermal enhanced low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm; exposed die pad SOT612-3 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | REFERENCES | | | EUROPEAN | ISSUE DATE | | |------------|--------|-----------|-----------------|-----------------|-----------------------------------| | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | MS-026 | | | | <del>-02-07-12-</del><br>04-07-05 | | _ | IEC | IEC JEDEC | IEC JEDEC JEITA | IEC JEDEC JEITA | IEC JEDEC JEITA PROJECTION | Fig 8. Package outline SOT612-3 (HLQFP144) TDA19978A\_3 All information provided in this document is subject to legal disclaimers © NXP B.V. 2010. All rights reserved. ### **Quad HDMI 1.3a receiver with digital processing** ## 17. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". ## 17.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ## 17.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering ## 17.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities ### Quad HDMI 1.3a receiver with digital processing ## 17.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 9</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 18 and 19 Table 18. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) | | | |------------------------|----------------------------------------------|-------|--| | | | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 19. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | | |------------------------|---------------------------------|-------------|--------|--|--| | | Volume (mm³) | | | | | | | < 350 | 350 to 2000 | > 2000 | | | | < 1.6 | 260 | 260 | 260 | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | > 2.5 | 250 | 245 | 245 | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 9. ## Quad HDMI 1.3a receiver with digital processing For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". ## 18. Abbreviations Table 20. Abbreviations | Acronym | Description | |---------|-------------------------------------------| | ACR | Audio Clock Regeneration | | AVR | Audio Video Receiver | | AWG | American Wire Gage | | DAC | Digital-to-Analog Converter | | DDC-bus | Display Data Channel bus | | DSD | Direct Stream Digital | | DST | Direct Stream Transfer | | DTS-HD | Digital Theater Systems High-Definition | | DVD | Digital Versatile Disc | | DVI | Digital Video Interface | | EDID | Extended Display Identification Data | | НВМ | Human Body Model | | HBR | High Bit Rate | | HDCP | High-bandwidth Digital Content Protection | | HDMI | High-Definition Multimedia Interface | | HDTV | High-Definition TeleVision | | L-PCM | Linear-Pulse Code Modulation | | LSB | Least Significant Bit | | LV-TTL | Low Voltage Transistor-Transistor Logic | ## Quad HDMI 1.3a receiver with digital processing Table 20. Abbreviations ... continued | Acronym | Description | |---------|--------------------------------------------------| | OBA | One Bit Audio | | OTP | One Time Programmable | | PAL | Phase-Alternation Line | | PLL | Phase-Locked Loop | | RGB | Red Green Blue | | SACD | Super Audio CD | | SVGA | Super Video Graphics Array | | SXGA | Super eXtended Graphics Array | | S/PDIF | Sony/Philips Digital Interface Format | | UXGA | Ultra eXtended Graphics Array | | VGA | Video Graphics Array | | WUXGA | Wide Ultra eXtended Graphics Array | | XGA | eXtended Graphics Array | | YCbCr | Y = Luminance, Cb = Chroma blue, Cr = Chroma red | | YUV | Y = Luminance, UV= Chroma | # 19. Revision history Table 21. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | |------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------|-------------|--|--| | TDA19978A_3 | 20100416 | Product data sheet | - | TDA19978A_2 | | | | Modifications: • Section 1 "General description": replaced 2.25 gigasamples per second by 2.05 gigasamples per second | | | | | | | | | <ul> <li>Section 1 "General description": updated the Deep Color mode in 12-bit</li> </ul> | | | | | | | | <ul> <li>Section 2 "Features and benefits": replaced 235 MHz by 205 MHz</li> <li>Table 1 "Quick reference data": updated</li> </ul> | | | | | | | | | | | | | | | | <ul> <li><u>Section 8.5 "Activity detection"</u>: replaced 235 MHz by 205 MHz</li> <li><u>Table 10 "Characteristics"</u>: updated</li> </ul> | | | | | | | | | | | | | | | <ul> <li>Table 17 "Example of supported video formats": updated</li> </ul> | | | | | | | | TDA19978A_2 | 20080818 | Objective data sheet | - | TDA19978A_1 | | | | TDA19978A_1 | 20080421 | Objective data sheet | - | - | | | ### **Quad HDMI 1.3a receiver with digital processing** ## 20. Legal information #### 20.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 20.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 20.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on a weakness or default in the customer application/use or the application/use of customer's third party customer(s) (hereinafter both referred to as "Application"). It is customer's sole responsibility to check whether the NXP Semiconductors product is suitable and fit for the Application planned. Customer has to do all necessary testing for the Application in order to avoid a default of the Application and the product. NXP Semiconductors does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. TDA19978A\_3 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2010. All rights reserved. ## Quad HDMI 1.3a receiver with digital processing In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ## 20.4 Licenses #### Purchase of NXP ICs with HDMI technology Use of an NXP IC with HDMI technology in equipment that complies with the HDMI standard requires a license from HDMI Licensing LLC, 1060 E. Arques Avenue Suite 100, Sunnyvale CA 94085, USA, e-mail: admin@hdmi.org. #### 20.5 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ## 21. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ## Quad HDMI 1.3a receiver with digital processing # 22. Tables | Table 1. | Quick reference data3 | | example 2) | . 22 | |-----------|---------------------------------------------|-----------|---------------------------------------------|------| | Table 2. | Ordering information3 | Table 13. | Output in 10-bit video port format (mapping | | | Table 3. | Pin description | | example 1) | . 23 | | Table 4. | Audio port configuration (Layout 0) 12 | Table 14. | Output in 10-bit video port format (mapping | | | Table 5. | Audio port configuration (Layout 1) | | example 2) | . 24 | | Table 6. | Audio port configuration for HBR and DST | Table 15. | Output in 8-bit video port format (mapping | | | | packets12 | | example 1) | . 25 | | Table 7. | I <sup>2</sup> C-bus slave address | Table 16. | Output in 8-bit video port format (mapping | | | Table 8. | Limiting values | | example 2) | . 26 | | Table 9. | Thermal characteristics | Table 17. | Example of supported video formats | . 27 | | Table 10. | Characteristics | Table 18. | SnPb eutectic process (from J-STD-020C) | . 32 | | Table 11. | Output in 12-bit video port format (mapping | Table 19. | Lead-free process (from J-STD-020C) | . 32 | | | example 1) | Table 20. | Abbreviations | . 33 | | Table 12. | Output in 12-bit video port format (mapping | Table 21. | Revision history | . 34 | | | | | • | | # 23. Figures | Fig 1. | Block diagram | |--------|--------------------------------------------| | Fig 2. | Pin configuration (HLQFP144) | | Fig 3. | An example of an application with EDID | | | memory shared over all four HDMI inputs 15 | | Fig 4. | An example of an application with EDID | | | shared over three HDMI inputs | | Fig 5. | Output timing diagram pin VCLK on pins | | | VP[29:0]20 | | Fig 6. | Output timing diagram pin ACLK on pins | | | AP[5:0] | | Fig 7. | Application diagram | | Fig 8. | Package outline SOT612-3 (HLQFP144) 30 | | Fig 9. | Temperature profiles for large and small | | | components | **TDA19978A NXP Semiconductors** ## Quad HDMI 1.3a receiver with digital processing 35 36 ## 24. Contents 12 13 | 1 | General description | . 1 | 14 | Example of supported video formats | 27 | |--------|-------------------------------------------|-----|------|------------------------------------|----| | 2 | Features and benefits | . 2 | 15 | Application information | 29 | | 3 | Applications | . 3 | 16 | Package outline | 30 | | 4 | Quick reference data | . 3 | 17 | Soldering of SMD packages | 31 | | 5 | Ordering information | . 3 | 17.1 | Introduction to soldering | 31 | | 6 | Block diagram | | 17.2 | Wave and reflow soldering | 31 | | 7 | Pinning information | | 17.3 | Wave soldering | | | 7.1 | Pinning | | 17.4 | Reflow soldering | 32 | | 7.1 | Pin description | | 18 | Abbreviations | 33 | | 8 | Functional description | | 19 | Revision history | 34 | | 8.1 | Software Drivers | | 20 | Legal information | | | 8.2 | HDMI inputs | | 20.1 | Data sheet status | | | 8.3 | Termination resistance control | | 20.2 | Definitions | | | 8.4 | Equalizer | | 20.3 | Disclaimers | | | 8.5 | Activity detection | | 20.4 | Licenses | 36 | | 8.6 | High-bandwidth digital content protection | | 20.5 | Trademarks | 36 | | 8.7 | Color depth unpacking | | 21 | Contact information | 36 | | 8.8 | Derepeater | | 22 | Tables | | | 8.9 | Upsample | | 23 | Figures | | | 8.10 | Packet extraction | 11 | | Contents | | | 8.11 | Audio PLL | 11 | 24 | Contents | 38 | | 8.12 | Audio formatter | 11 | | | | | 8.13 | Sync timing measurement | 13 | | | | | 8.14 | Format measurement timing | 13 | | | | | 8.15 | Color space conversion | 13 | | | | | 8.16 | 4:2:2 downsampling filters | | | | | | 8.17 | Range control | | | | | | 8.18 | Dithering function | | | | | | 8.19 | 4:2:2 formatter | | | | | | 8.20 | Video port selection | | | | | | 8.21 | Output buffers | | | | | | 8.22 | VHREF timing generator | | | | | | 8.23 | I <sup>2</sup> C-bus serial interface | | | | | | 8.24 | Power management | | | | | | 8.25 | EDID memory management | 15 | | | | | 8.25.1 | EDID memory shared over all four | 4.5 | | | | | 9 25 2 | HDMI inputs | 15 | | | | | 8.25.2 | • | 16 | | | | | • | HDMI inputs | | | | | | 9 | I <sup>2</sup> C-bus protocol | | | | | | 10 | Limiting values | | | | | | 11 | Thermal characteristics | 17 | | | | Output video port formats (mapping Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2010. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 16 April 2010 Document identifier: TDA19978A\_3