

## 2.3V to 3.6V 512K×8 Intelliwatt low-power CMOS SRAM

#### Features

• AS6UA5128

October 2000

- Intelliwatt<sup>TM</sup> active power circuitry
- Industrial and commercial temperature ranges available
- Organization: 524,288 words × 8 bits
- 2.7V to 3.6V at 55 ns
- 2.3V to 2.7V at 70 ns
- Low power consumption: ACTIVE - 144 mW at 3.6V and 55 ns
  - 68 mW at 2.7V and 70 ns
- Low power consumption: STANDBY
  - 72 µW max at 3.6V

- 41  $\mu W$  max at 2.7V
- 28 μW max at 2.3V
- 1.2V data retention
- Equal access and cycle times
- Easy memory expansion with  $\overline{CS}$ ,  $\overline{OE}$  inputs
- Smallest footprint packages
  - 36(48)-ball FBGA
- 32-pin TSOP I and TSOP II packages are available on Alliance AS6UB5128 product family (available January 2001)
- ESD protection  $\geq$  2000 volts
- Latch-up current  $\geq 200 \text{ mA}$

#### Logic block diagram $V_{CC} \rightarrow$ GND→ Input buffer t A0A1 A2 I/08 Row decoder Sense amp 512K×8 A3 A4 Array E A5 (4, 194, 304)A6 Α7 I/O1 A8 WE Column decoder Control OE circuit CS

## Pin arrangement

#### 36(48)-CSP BGA Package (shading indicates no ball)

|   | 1               | 2               | 3               | 4               | 5               | 6                |
|---|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| А | A <sub>0</sub>  | A <sub>1</sub>  | NC              | A <sub>3</sub>  | A <sub>6</sub>  | A <sub>8</sub>   |
| В | I/O5            | A <sub>2</sub>  | WE              | A <sub>4</sub>  | A <sub>7</sub>  | I/O <sub>1</sub> |
| С | I/O6            |                 | NC              | A <sub>5</sub>  |                 | I/O <sub>2</sub> |
| D | V <sub>SS</sub> |                 |                 |                 |                 | V <sub>CC</sub>  |
| E | V <sub>CC</sub> |                 |                 |                 |                 | V <sub>SS</sub>  |
| F | I/O7            |                 | A <sub>18</sub> | A <sub>17</sub> |                 | I/O3             |
| G | I/O8            | OE              | CS              | A <sub>16</sub> | A <sub>15</sub> | I/O4             |
| Н | A <sub>9</sub>  | A <sub>10</sub> | A <sub>11</sub> | A <sub>12</sub> | A <sub>13</sub> | A <sub>14</sub>  |

#### Selection guide

|           |     | V <sub>CC</sub> Range |     |       | Power Dissipation            |                             |  |
|-----------|-----|-----------------------|-----|-------|------------------------------|-----------------------------|--|
|           | Min | Typ <sup>2</sup>      | Max | Speed | Operating (I <sub>CC</sub> ) | Standby (I <sub>SB1</sub> ) |  |
| Product   | (V) | (V)                   | (V) | (ns)  | Max (mA)                     | Max (µA)                    |  |
| AS6UA5128 | 2.7 | 3.0                   | 3.6 | 55    | 2                            | 20                          |  |
| AS6UA5128 | 2.3 | 2.5                   | 2.7 | 70    | 1                            | 15                          |  |

1



The AS6UA5128 is a low-power CMOS 4,194,304-bit Static Random Access Memory (SRAM) device organized as 524,288 words  $\times$  8 bits. It is designed for memory applications where slow data access, low power, and simple interfacing are desired.

Equal address access and cycle times ( $t_{AA}$ ,  $t_{RC}$ ,  $t_{WC}$ ) of 55/70ns are ideal for low-power applications. Active high and low chip selects ( $\overline{CS}$ ) permit easy memory expansion with multiple-bank memory systems.

When  $\overline{CS}$  is high, the device enters standby mode: the AS6UA5128 is guaranteed not to exceed 72  $\mu$ W power consumption at 3.6V and 55 ns; 41  $\mu$ W at 2.7V and 70 ns; or 28  $\mu$ W at 2.3V and 100 ns. The device also returns data when V<sub>CC</sub> is reduced to 1.5V for even lower power consumption.

A write cycle is accomplished by asserting write enable ( $\overline{WE}$ ) and chip select ( $\overline{CS}$ ) low. Data on the input pins I/O1–I/O8 is written on the rising edge of  $\overline{WE}$  (write cycle 1) or  $\overline{CS}$  (write cycle 2). To avoid bus contention, external devices should drive I/O pins only after outputs have been disabled with output enable ( $\overline{OE}$ ) or write enable ( $\overline{WE}$ ).

A read cycle is accomplished by asserting output enable ( $\overline{OE}$ ), chip select ( $\overline{CS}$ ), with write enable ( $\overline{WE}$ ) High. The chip drives I/O pins with the data word referenced by the input address. When either chip select or output enable is inactive, or write enable is active, output drivers stay in high-impedance mode.

All chip inputs and outputs are CMOS-compatible, and operation is from a single 2.3V to 3.6V supply. The device is available in the JEDEC standard 36(48)-ball FBGA package.

#### Absolute maximum ratings

| Parameter                                | Device | Symbol            | Min  | Max                   | Unit |
|------------------------------------------|--------|-------------------|------|-----------------------|------|
| Voltage on $V_{CC}$ relative to $V_{SS}$ |        | V <sub>tIN</sub>  | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Voltage on any I/O pin relative to GND   |        | V <sub>tI/O</sub> | -0.5 |                       | V    |
| Power dissipation                        |        | P <sub>D</sub>    | _    | 1.0                   | W    |
| Storage temperature (plastic)            |        | T <sub>stg</sub>  | -65  | +150                  | °C   |
| Temperature with V <sub>CC</sub> applied |        | T <sub>bias</sub> | -55  | +125                  | °C   |
| DC output current (low)                  |        | I <sub>OUT</sub>  | _    | 20                    | mA   |

Note: Stresses greater than those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this spec ification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### Truth table

| CS | WE | ŌĒ | Supply Current  | I/O1–I/O8        | Mode                              |
|----|----|----|-----------------|------------------|-----------------------------------|
| Н  | Х  | Х  | Icp             | High Z           | Standby (Iop)                     |
| L  | Х  | Х  | ISB             | Ingli Z          | Standby (ISB)                     |
| L  | Н  | Н  | I <sub>CC</sub> | High Z           | Output disable (I <sub>CC</sub> ) |
| L  | Н  | L  | I <sub>CC</sub> | D <sub>OUT</sub> | Read (I <sub>CC</sub> )           |
| L  | L  | Х  | I <sub>CC</sub> | D <sub>IN</sub>  | Write (I <sub>CC</sub> )          |

Key: X = Don't care, L = Low, H = High.



### Recommended operating condition (over the operating range)

| Parameter          | Description                       | Test                                                                                                                          | Conditions                                                            | Min  | Max                   | Unit |
|--------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|-----------------------|------|
| V                  | Output HICH Voltage               | $I_{OH} = -2.1 \text{mA}$                                                                                                     | $V_{CC} = 2.7 V$                                                      | 2.4  |                       | V    |
| V OH               | Output HIGH voltage               | $I_{OH} = -0.5 mA$                                                                                                            | $V_{CC} = 2.3 V$                                                      | 2.0  |                       |      |
| V                  | Output LOW Voltage                | $I_{OL} = 2.1 \text{mA}$                                                                                                      | $V_{CC} = 2.7 V$                                                      |      | 0.4                   | V    |
| V OL               | Output LOW Voltage                | $I_{OL} = 0.5 mA$                                                                                                             | $V_{CC} = 2.3 V$                                                      |      | 0.4                   |      |
| V                  | Input HICH Voltage                |                                                                                                                               | $V_{CC} = 2.7 V$                                                      | 2.2  | V <sub>CC</sub> + 0.5 | V    |
| ♥ IH               | input mon votage                  |                                                                                                                               | $V_{CC} = 2.3 V$                                                      | 2.0  | V <sub>CC</sub> + 0.3 |      |
| V                  | Input I OW Voltage                |                                                                                                                               | $V_{CC} = 2.7 V$                                                      | -0.5 | 0.8                   | V    |
| V IL               | Input LOW Voltage                 |                                                                                                                               | $V_{CC} = 2.3 V$                                                      | -0.3 | 0.6                   |      |
| I <sub>IX</sub>    | Input Load Current                | $GND \le V_{IN} \le V_{CC}$                                                                                                   |                                                                       | -1   | +1                    | μΑ   |
| I <sub>OZ</sub>    | Output Load Current               | $GND \leq V_O \leq$                                                                                                           | -1                                                                    | +1   | μΑ                    |      |
| T                  | V <sub>CC</sub> Operating Supply  | $\overline{CS} = V_{IL},$                                                                                                     | $V_{CC} = 3.6V$                                                       |      | 2                     | m۸   |
| <sup>1</sup> CC    | Current                           | $V_{\rm IN} = V_{\rm IL} \text{ or } V_{\rm IH}$                                                                              | $V_{\rm IN} = V_{\rm IL} \text{ or } V_{\rm IH}$ $V_{\rm CC} = 2.7 V$ |      | 1                     |      |
| I <sub>CC1</sub> @ | Average V <sub>CC</sub> Operating | $\overline{\text{CS}} \le 0.2 \text{V}, \text{V}_{\text{IN}} \le 0.2 \text{V},$                                               | $V_{CC} = 3.6 V$                                                      |      | 5                     |      |
| 1 MHz              | MHz                               | or $V_{IN} \ge V_{CC} - 0.2V$ ,<br>f = 1 mS                                                                                   | $V_{CC} = 2.7 V$                                                      |      | 4                     | mA   |
| T                  | Average V <sub>CC</sub> Operating | $\overline{\text{CS}} \neq \text{V}_{\text{H}}, \text{V}_{\text{IN}} = \text{V}_{\text{H}} \text{ or}$                        | $V_{\rm CC} = 3.6V \ (55/70 \ \rm ns)$                                |      | 40/30                 |      |
| I <sub>CC2</sub>   | Supply Current                    | $V_{IH}, f = f_{Max}$                                                                                                         | $V_{CC} = 2.7 V (70 \text{ ns})$                                      |      | 25                    | mA   |
| T                  | CS Power Down                     | $\overline{\text{CS}} \ge \text{V}_{\text{IH}}$ , other inputs = 0V                                                           | $V_{CC} = 3.6V$                                                       |      | 100                   |      |
| I <sub>SB</sub>    | Current; TTL Inputs               | $-V_{CC}$                                                                                                                     | $V_{CC} = 2.7 V$                                                      |      | 100                   | μΑ   |
| т                  | CS Power Down                     | $\overline{\text{CS}} \ge \text{V}_{\text{CC}} - 0.2\text{V} \ge \text{V}_{\text{CC}} - 0.2\text{V},$                         | $V_{CC} = 3.6V$                                                       |      | 20                    |      |
| I <sub>SB1</sub>   | Current; CMOS Inputs              | other inputs = $0V - V_{CC}$ , f = $f_{Max}$                                                                                  | $V_{CC} = 2.7 V$                                                      |      | 15                    | μΑ   |
| I <sub>SBDR</sub>  | Data Retention                    | $\label{eq:CS} \begin{split} \overline{\text{CS}} \geq V_{CC} &= 0.1 \text{V}, \\ V_{CC} &= 0.1 \text{V},  f = 0 \end{split}$ | $V_{CC} = 1.2V$                                                       |      | 2                     | μΑ   |

## Capacitance (f = 1 MHz, $T_a$ = Room temperature, $V_{CC}$ = NOMINAL)<sup>2</sup>

| Parameter         | Symbol           | Signals                                                                     | Test conditions         | Max | Unit |
|-------------------|------------------|-----------------------------------------------------------------------------|-------------------------|-----|------|
| Input capacitance | C <sub>IN</sub>  | A, $\overline{\text{CS}}$ , $\overline{\text{WE}}$ , $\overline{\text{OE}}$ | $V_{IN} = 0V$           | 5   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | I/O                                                                         | $V_{IN} = V_{OUT} = 0V$ | 7   | pF   |



|                                                 |                  | -:  | 55  | <i>–</i> ´ | 70  |      |       |
|-------------------------------------------------|------------------|-----|-----|------------|-----|------|-------|
| Parameter                                       | Symbol           | Min | Max | Min        | Max | Unit | Notes |
| Read cycle time                                 | t <sub>RC</sub>  | 55  | -   | 70         | -   | ns   |       |
| Address access time                             | t <sub>AA</sub>  | -   | 55  | _          | 70  | ns   | 3     |
| Chip select $(\overline{CS})$ access time       | t <sub>ACS</sub> | -   | 55  | _          | 70  | ns   | 3     |
| Output enable $(\overline{OE})$ access time     | t <sub>OE</sub>  | -   | 25  | _          | 35  | ns   |       |
| Output hold from address change                 | t <sub>OH</sub>  | 10  | _   | 10         | -   | ns   | 5     |
| $\overline{\text{CS}}$ low to output in low Z   | t <sub>CLZ</sub> | 10  | _   | 10         | _   | ns   | 4, 5  |
| $\overline{\text{CS}}$ high to output in high Z | t <sub>CHZ</sub> | 0   | 20  | 0          | 20  | ns   | 4, 5  |
| OE low to output in low Z                       | t <sub>OLZ</sub> | 5   | -   | 5          | -   | ns   | 4, 5  |
| OE high to output in high Z                     | t <sub>OHZ</sub> | 0   | 20  | 0          | 20  | ns   | 4, 5  |
| Power up time                                   | t <sub>PU</sub>  | 0   | -   | 0          | -   | ns   | 4, 5  |
| Power down time                                 | t <sub>PD</sub>  | _   | 55  | -S         | 70  | ns   | S     |

## Read cycle (over the operating range)<sup>3,9</sup>

## Key to switching waveforms

\_\_\_\_\_ Rising input

Falling input

Undefined/don't care

## Read waveform 1 (address controlled)<sup>3,6,7,9</sup>



## Read waveform 2 ( $\overline{CS}$ , $\overline{OE}$ controlled)<sup>3,6,8,9</sup>





|                                  |                 | -4  | 55  | -   | 70  |      |       |
|----------------------------------|-----------------|-----|-----|-----|-----|------|-------|
| Parameter                        | Symbol          | Min | Max | Min | Max | Unit | Notes |
| Write cycle time                 | t <sub>WC</sub> | 55  | _   | 70  | —   | ns   |       |
| Chip select to write end         | t <sub>CW</sub> | 40  | -   | 60  | -   | ns   | 12    |
| Address setup to write end       | t <sub>AW</sub> | 40  | -   | 60  | _   | ns   |       |
| Address setup time               | t <sub>AS</sub> | 0   | -   | 0   | _   | ns   | 12    |
| Write pulse width                | t <sub>WP</sub> | 35  | -   | 55  | -   | ns   |       |
| Address hold from end of write   | t <sub>AH</sub> | 0   | -   | 0   | _   | ns   |       |
| Data valid to write end          | t <sub>DW</sub> | 25  | -   | 30  | _   | ns   |       |
| Data hold time                   | t <sub>DH</sub> | 0   | -   | 0   | -   | ns   | 4, 5  |
| Write enable to output in high Z | t <sub>WZ</sub> | 0   | 20  | 0   | 20  | ns   | 4, 5  |
| Output active from write end     | t <sub>OW</sub> | 5   | -   | 5   | -   | ns   | 4, 5  |

## Write cycle (over the operating range)<sup>II</sup>

## Write waveform 1 ( $\overline{\text{WE}}$ controlled)<sup>10,11</sup>



## Write waveform 2 ( $\overline{\text{CS}}$ controlled)<sup>10,11</sup>

10/6/00



# **R**

#### Data retention characteristics (over the operating range)<sup>13,5</sup>

| Parameter                            | Symbol            | Test conditions                                                                      | Min             | Max | Unit |
|--------------------------------------|-------------------|--------------------------------------------------------------------------------------|-----------------|-----|------|
| V <sub>CC</sub> for data retention   | V <sub>DR</sub>   | $V_{CC} = 1.2V$                                                                      | 1.2V            | 3.6 | V    |
| Data retention current               | I <sub>CCDR</sub> | $\overline{\text{CS}} \ge \overline{\text{V}_{\text{CC}}} - 0.1 \text{V} \text{ or}$ | _               | 4   | mA   |
| Chip deselect to data retention time | t <sub>CDR</sub>  | $V_{IN} \ge V_{CC} - 0.1 V$ or                                                       | 0               | _   | ns   |
| Operation recovery time              | t <sub>R</sub>    | $v_{\rm IN} \leq 0.1 v$                                                              | t <sub>RC</sub> | _   | ns   |

#### Data retention waveform



### AC test loads and waveforms



Thevenin equivalent:

 $R_{TH}$ 

(c)



| Parameters      | $V_{\rm CC} = 3.0 V$ | $V_{\rm CC} = 2.5 V$ | $V_{CC} = 2.0 V$ | Unit  |
|-----------------|----------------------|----------------------|------------------|-------|
| R1              | 1105                 | 16670                | 15294            | Ohms  |
| R2              | 1550                 | 15380                | 11300            | Ohms  |
| R <sub>TH</sub> | 645                  | 8000                 | 6500             | Ohms  |
| V <sub>TH</sub> | 1.75V                | 1.2V                 | 0.85V            | Volts |

Notes

- 1 During  $V_{CC}$  power-up, a pull-up resistor to  $V_{CC}$  on  $\overline{CS}$  is required to meet  $I_{SB}$  specification.
- 2 This parameter is sampled, but not 100% tested.
- 3 For test conditions, see *AC Test Conditions*.
- $4 t_{CLZ}$  and  $t_{CHZ}$  are specified with CL = 5pF as in Figure C. Transition is measured ±500 mV from steady-state voltage.
- 5 This parameter is guaranteed, but not tested.
- $\overline{\text{WE}}$  is HIGH for read cycle.
- 7  $\overline{\text{CS}}$  and  $\overline{\text{OE}}$  are LOW for read cycle.
- 8 Address valid prior to or coincident with  $\overline{CS}$  transition LOW.
- 9 All read cycle timings are referenced from the last valid address to the first transitioning address.
- 10  $\overline{\text{CS}}$  or  $\overline{\text{WE}}$  must be HIGH during address transitions. Either  $\overline{\text{CS}}$  or  $\overline{\text{WE}}$  asserting high terminates a write cycle.
- 11 All write cycle timings are referenced from the last valid address to the first transitioning address.

12 N/A.

- 13 1.2V data retention applies to commercial and industrial temperature range operations.
- 14 C = 30pF, except at high Z and low Z parameters, where C = 5pF.







Package diagrams and dimensions

36(48)-ball FBGA





Detail View

А

Die

►



|    | Minimum | Typical | Maximum |
|----|---------|---------|---------|
| А  | _       | 0.75    | —       |
| В  | 6.90    | 7.00    | 7.10    |
| B1 | —       | 3.75    | —       |
| С  | 10.90   | 11.00   | 11.10   |
| C1 | _       | 5.25    | _       |
| D  | 0.30    | 0.35    | 0.40    |
| Е  | _       | _       | 1.20    |
| E1 | —       | 0.68    | —       |
| E2 | 0.22    | 0.25    | 0.27    |
| Y  | —       | —       | 0.08    |

Notes

1. Bump counts: 36(48) (8 row  $\times$  6 column).

E2

- 2. Pitch:  $(x,y) = 0.75 \text{ mm} \times 0.75 \text{ mm}$  (typ).
- 3. Units: millimeters.
- 4. All tolerance are  $\pm 0.050$  unless otherwise specified.
- 5. Typ: typical.
- 6. Y is coplanarity: 0.08 (max).

**↓**0.3/Typ



#### Ordering codes

| Speed (ns) | Ordering Code | Package Type           | Operating Range |
|------------|---------------|------------------------|-----------------|
| 55/70      | AS6UA5128-BC  | 48-ball fine pitch BGA | Commercial      |
| 55/70      | AS6UA5128-BI  | 48-ball fine pitch BGA | Industrial      |

#### Part numbering system

| AS6UA                                | 5128          | T, ST, HF, HR, B       | C, I                                                                                |
|--------------------------------------|---------------|------------------------|-------------------------------------------------------------------------------------|
| SRAM Intelliwatt <sup>™</sup> prefix | Device number | Package:<br>B: CSP BGA | Temperature range:<br>C: Commercial: 0° C to 70° C<br>I: Industrial: –40°C to 85° C |

10/6/00

### ALLIANCE SEMICONDUCTOR

Copyright ©2000 Alliance Semiconductor Corporation (Alliance)'s three-point logo, our name, and Intelliwatt<sup>1M</sup> are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this web site and its products at any time without noice. Alliance assumes no responsibility for any errors that may appear in this web site. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as expressly agreed to in Alliance's Trems and Conditions of Sale (available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale (available from Alliance) is purposed of Alliance products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indem nify Alliance against all claims arising from such use.