# MN102H74D, MN102H74G

| Туре                                  | MN102H74D      | MN102H74G                                                         | MN102HF74G |  |  |
|---------------------------------------|----------------|-------------------------------------------------------------------|------------|--|--|
| Internal ROM type                     | Mask ROM       |                                                                   | FLASH      |  |  |
| ROM (byte)                            | 64K            | 128K                                                              |            |  |  |
| RAM (byte)                            | 4K             |                                                                   |            |  |  |
| Package (Lead-free)                   | LQFP100-P-1414 |                                                                   |            |  |  |
| Minimum Instruction<br>Execution Time |                | [With main clock operated]<br>83.3 ns (at 3.0 V to 3.6 V, 12 MHz) |            |  |  |

# Interrupts

/RST pin, Watchdog, /NMI pin, Timer counter 0 to 9 underflow, Timer counter 10 to 13 under/o Verflow, Timer counter 10 to 13 compare capture A, Timer counter 10 to 13 compare capture B, ATC ch.0 to ch.3 tra nsfer finish, External 0 to 5, Serial ch.0 to ch.3 tra nsmission, Serial ch.0 to ch.3 reception, A/D conversion finish, USB general-purpose, USBSOF, USB end points 1 to 8

#### Timer Counter

| Timer counter 0 : 8-bit $\times$ 1 (timer output, event count, timer interrupt) |  |
|---------------------------------------------------------------------------------|--|
| Clock source SYSCLK; XI; prescaler 0; TM0IO pin                                 |  |
| Interrupt source Timer counter 0 underflow                                      |  |
|                                                                                 |  |

#### Connectable Timer counters 0 to 1

#### Timer counter 2 : 8-bit $\times$ 1

(timer output, event count, timer interrupt, A/D conversion start)

Clock source......SYSCLK; 1/8 of SYSCLK; 1/32 of SYSCLK; timer counter 3 underflow; timer counter 4 underflow; TM2IO pin

Interrupt source ...... Timer counter 2 underflow

#### Timer counter 3 : 8-bit $\times$ 1 (timer output, event count, timer interrupt)

Clock source...... SYSCLK; 1/8 of SYSCLK; 1/32 of SYSCLK; timer counter 2 underflow; timer counter 4 underflow; TM3IO pin

Interrupt source ...... Timer counter 3 underflow

## Timer counter 5 : 8-bit × 1 (timer output, event count, timer interrupt)

Interrupt source ...... Timer counter 5 underflow

#### Connectable Timer counters 2 to 5

#### Timer counter 6 : 8-bit $\times$ 1

(timer output, event count, timer interrupt, serial clock generation)

Interrupt source ...... Timer counter 6 underflow

#### Timer counter 7 : 8-bit $\times$ 1

(timer output, event count, timer interrupt, serial clock generation)

Interrupt source ...... Timer counter 7 underflow

|                                | count, timer interrupt, serial clock generation)<br>SYSCLK; 1/8 of SYSCLK; 1/32 of SYSCLK; timer counter 6 underflow; timer counter 7 underflow;                                                                    |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | TM8IO pin                                                                                                                                                                                                           |
| Interrupt source               | Timer counter 8 underflow                                                                                                                                                                                           |
| Clock source                   | <ul> <li>it × 1 (timer output, event count, timer interrupt)</li> <li> SYSCLK; 1/8 of SYSCLK; 1/32 of SYSCLK; timer counter 6 underflow; timer counter 7 underflow; timer counter 8 underflow; TM9IO pin</li> </ul> |
| Interrupt source               | Timer counter 9 underflow                                                                                                                                                                                           |
| Connectable Timer c            | counters 6 to 9                                                                                                                                                                                                     |
| Timer counter 10 : 16          | b-bit × 1                                                                                                                                                                                                           |
| (timer output, event           | count, input capture, PWM output, 2-phase encoder input)                                                                                                                                                            |
| Clock source                   | SYSCLK; 1/8 of SYSCLK; timer counter 2 or 3 underflow; 2-phase encoding of TM10IOA/TM10IOB pin (1×, 4×); TM10IOB pin                                                                                                |
| Interrupt source               | Timer counter 10 under/overflow; timer counter 10 compare capture A; timer counter 10 compare capture B                                                                                                             |
| Timer counter 11 : 16          | -bit × 1                                                                                                                                                                                                            |
|                                | count, input capture, PWM output, 2-phase encoder input)                                                                                                                                                            |
| Clock source                   | SYSCLK; 1/8 of SYSCLK; timer counter 8 or 9 underflow; 2-phase encoding of TM11IOA/TM11IOB pin (1×, 4×); TM11IOB pin                                                                                                |
| Interrupt source               | Timer counter 11 under/overflow; timer counter 11 compare capture A; timer counter 11 compare capture B                                                                                                             |
| Timer counter 12 : 16          | i-bit × 1                                                                                                                                                                                                           |
| (timer output, event           | count, input capture, PWM output, 2-phase encoder input)                                                                                                                                                            |
| Clock source                   | SYSCLK; 1/8 of SYSCLK; timer counter 4 or 5 underflow; 2-phase encoding of TM12IOA/TM12IOB pin (1×, 4×); TM12IOB pin                                                                                                |
| Interrupt source               | Timer counter 12 under/overflow; timer counter 12 compare capture A; timer counter 12 compare captu<br>B                                                                                                            |
| Timer counter 13 : 16          | i-bit × 1                                                                                                                                                                                                           |
| (timer output, event           | count, input capture, PWM output, 2-phase encoder input)                                                                                                                                                            |
| Clock source                   | SYSCLK; 1/8 of SYSCLK; timer counter 6 or 7 underflow; 2-phase encoding of TM13IOA/TM13IOB pin (1×, 4×); TM13IOB pin                                                                                                |
| Interrupt source               | Timer counter 13 under/overflow; timer counter 13 compare capture A; timer counter 13 compare captu<br>B                                                                                                            |
| Serial interface               | anofor direction of MCD/LCD coloctable; transmission / recention of 7, 9, bit length)                                                                                                                               |
|                                | ansfer direction of MSB/LSB selectable; transmission / reception of 7, 8-bit length)<br>1/2 or 1/16 of timer counter 6 underflow; external pin                                                                      |
| •                              | ansfer direction of MSB/LSB selectable; transmission / reception of 7, 8-bit length)<br>1/2 or 1/16 of timer counter 7 underflow; external pin                                                                      |
|                                | ansfer direction of MSB/LSB selectable; transmission / reception of 7, 8-bit length)<br>1/2 or 1/16 of timer counter 8 underflow; external pin                                                                      |
| •                              | ansfer direction of MSB/LSB selectable; transmission / reception of 7, 8-bit length)<br>1/2 or 1/16 of timer counter 9 underflow; external pin                                                                      |
| UART $	imes$ 4 (common $\iota$ | use with serial 0 to 3)                                                                                                                                                                                             |
| $ ^{2}C \times 2$ (common use  | with serial 0, 1; single master)                                                                                                                                                                                    |

 $I^2C\times 2$  (common use with serial 0, 1; single master)

# DMA controller

4-ch.

DMA transfer enabled between memory and memory or memory and peripheral register by set interrupt factor and software activation setting

Transfer unit : bytes/word Transfer mode : 1 word/burst (max. 128 K bytes) Transfer addressing : source/destination pointer fix/increment High-speed transfer enabled between USB-FIFO and internal RAM in single address mode

# USB Functions

# ■ I/O Pins

|     | 1  |                                                  |
|-----|----|--------------------------------------------------|
| I/O | 77 | Common use : 77 (pull-up resistance specifiable) |

# A/D converter

10-bit × 8-ch. (with S/H)

## Special Ports

USB ports (D+, D-)

# Notes

4 multiply PLL built-in, generation of internal 48 MHz at external oscillation 12 MHz

# Electrical Charactreistics (Supply current)

| Parameter                | Symbol | Condition                                                                                                           | Limit |     |                 | Unit |
|--------------------------|--------|---------------------------------------------------------------------------------------------------------------------|-------|-----|-----------------|------|
|                          |        |                                                                                                                     | min   | typ | max             | Unit |
| Operating supply current | IDDopr | VI = VDD or VSS, output open<br>f = 12 MHz, VDD = 3.3 V                                                             |       |     | 65+10α <b>*</b> | mA   |
| Supply current at STOP   | IDDS   | Pin with pull-up resistor is open all other input pins and                                                          |       |     | 70              | μΑ   |
| Supply current at HALT0  | IDDH   | Hi-Z state input/output pins are simultaneously applied<br>VDD or VSS level<br>f = 12 MHz, VDD = 3.3 V, output open |       |     | 30+10a*         | mA   |

 $(Ta = -20^{\circ}C \text{ to } +70^{\circ}C \text{ , } VDD = 3.3 \text{ V}, \text{VSS} = 0 \text{ V})$  Note) \* "\$\alpha\$" depends on products. MN102H74D, MN102H74G \$\alpha\$= 0

MN102HF74G  $\alpha = 1$ 



In-circuit Emulator

PX-ICE102H74-LQFP100-P-1414



Note \*: Use 4.7  $k\Omega$  to 10  $k\Omega$ 

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products, and no license is granted under any intellectual property right or other right owned by our company or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.

Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.

- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd. Industrial Co., Ltd.