## Am95C60 Quad Pixel Dataflow Manager #### PRELIMINARY #### DISTINCTIVE CHARACTERISTICS - · Generates mixed text and graphics within Display Mem- - Draws vectors up to 3.3 million pixels per second, or places text at 50,000 characters per second - One chip handles four Display Memory planes of any size up to 4K x 4K bits and screen sizes to 2K x 2K pixels - Capable of cascading to handle multiple memory planes without system performance degradation - Reflects GKS, CGI, and NAPLPS software standards - · Supports windowing, panning, and scrolling - · Supports drawing of anti-aliased vectors, circles, and arcs with various user-definable line styles - Fills arbitrary polygons - Supports dual-port video DRAMs - CMOS technology - Provides memory and video refresh at user-definable rates - Interfaces to any 8- or 16-bit system bus - Comprehensive instruction set #### **GENERAL DESCRIPTION** The Am95C60 Quad Pixel Dataflow Manager (QPDM) is a CMOS graphics processor which contains the necessary circuitry and control functions for driving four bit-mapped memory arrays. Featuring a maximum system clock speed of 20 MHz, the Am95C60 can interface to any 8- or 16-bit system bus and can draw vectors up to 3.3 million pixels per second, or place text at a rate of 50,000 characters per second. Such performance allows the user to efficiently mix text and graphics within the bit map. The Am95C60 QPDM also contains graphics primitives which smoothly interface with the GKS, CGI, and NAPLPS software standards. The Am95C60 interfaces directly to memory planes consisting of dual-port video dynamic memories (VRAMs) and is capable of supporting four planes up to 4K by 4K bits and display screens up to 2K by 2K pixels. The Am95C60 is fully cascadable and can manage up to 256 memory planes with no system performance degradation. The Am95C60 QPDM provides support for the drawing of anti-aliased vectors, circles, and arcs with various userdefined linestyles. Other features include windowing, independent X and Y zoom factors, pan and scroll, picking, clipping, and logical PEL. The Am95C60 is packaged in a 145-lead Pin Grid Array (PGA), and a 160-pin Plastic Quad Flatpack (PQFP). #### CONNECTION DIAGRAMS **PGA** (Pins Facing Up) В C D F G н E J ĸ м N P 1 DM314 DM3<sub>13</sub> DM3<sub>11</sub> DM3<sub>10</sub> DM3<sub>7</sub> DM3<sub>5</sub> DM3<sub>3</sub> DM3<sub>1</sub> TEST DM0<sub>12</sub> DM010 DM0<sub>9</sub> DM07 DM0<sub>5</sub> DM0<sub>1</sub> DM014 DM011 2 DM2<sub>0</sub> DM3<sub>15</sub> DM3<sub>12</sub> DM3a DM3₄ DM3<sub>2</sub> DM3<sub>0</sub> MATOUT DM0<sub>2</sub> DM0<sub>13</sub> DM0<sub>8</sub> DM0<sub>3</sub> DMO<sub>D</sub> 2 3 DM2<sub>2</sub> DM2<sub>4</sub> DM2<sub>1</sub> DM39 GND DM3<sub>6</sub> Vcc MATIN Vcc DM0<sub>15</sub> GND DM0<sub>4</sub> DM14 DM1<sub>0</sub> 3 4 DM26 DM27 DM25 DM1<sub>1</sub> DM1<sub>2</sub> DM13 4 DM2<sub>3</sub> DM211 5 DM29 DM17 DM16 DM15 5 DM2<sub>13</sub> DM28 GND GND DM18 DM19 6 DM212 DM210 DM2<sub>15</sub> DM1<sub>14</sub> DM1<sub>10</sub> DM111 7 DM1<sub>12</sub> DM1<sub>13</sub> DM1<sub>15</sub> 8 DM214 ADDR<sub>10</sub> ADDR<sub>11</sub> 8 ADDR<sub>8</sub> ADDR<sub>9</sub> GND GND 9 D<sub>14</sub> D<sub>15</sub> ADDR<sub>6</sub> ADDR<sub>5</sub> 10 Vcc D<sub>12</sub> 10 D<sub>13</sub> D<sub>11</sub> ADDR<sub>4</sub> ADDR<sub>7</sub> ADDR<sub>1</sub> GND 11 D<sub>10</sub> D<sub>9</sub> ADDR<sub>3</sub> ADDR<sub>2</sub> 12 GND D<sub>8</sub> D7 D<sub>6</sub> 12 VODD/ ADDR<sub>0</sub> FULL RAS WEn CAS XF/G 13 Vcc DREQ INT Vcc WR D<sub>5</sub> Dз D4 13 14 VSTB CDAT<sub>2</sub> CDAT<sub>0</sub> WE1 TSYNIN MEMAVL VSYNC BLANK HRESET SYSCLK RESET RD ACKD D<sub>1</sub> D<sub>2</sub> 14 WE<sub>2</sub> DSTB WEa TSYNOUT MEMREQ HSYNC 15 CDAT<sub>1</sub> VRESET VIDCLK FREQ CS EDE 15 A<sub>0</sub> Do A C м P R L **Flatpack** (Top View) STREET ST | H | DAS DMS12 DMS12 DMS12 DMS13 DMS16 DMS16 DMS16 DMS16 DMS17 07013-007A CD011720 3-160 Am95C60 Am95C60 3-161 #### ORDERING INFORMATION #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range e. Optional Processing - AM95C60 -20 G C B -e. OPTIONAL PROCESSING Blank = Standard processing B = Burn-in d. TEMPERATURE RANGE C = Commercial (0 to +70°C) E = Extended Commercial (-55 to +125°C) -c. PACKAGE TYPE G = 145-Lead Pin Grid Array without Heatsink (CGX145) K = 160-Pin Plastic EIAJ Quad Flatpack (PQJ160) -b. SPEED OPTION | Valid ( | Combinations | |------------|-------------------| | AM95C60-16 | | | AM95C60-18 | GC, GCB, GE, GEB, | | AM95C60-20 | 7 " | a. DEVICE NUMBER/DESCRIPTION Am95C60 Quad Pixel Dataflow Manager #### Valid Combinations -16 = 16 MHz -18 = 18 MHz -20 = 20 MHz Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. 3-162 Am95C60 #### MILITARY ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defence applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type e. Lead Finish - AM95C60 e. LEAD FINISH C = Gold d. PACKAGE TYPE Am95C60 Quad Pixel Dataflow Manager a. DEVICE NUMBER/DESCRIPTION | Valid | Combinations | |------------|--------------| | AM95C60-16 | | | AM95C60-18 | /BZC | | AM95C60-20 | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### PIN DESCRIPTION The Am95C60 interfaces through three buses: the System Bus, the Display Memory Bus, and the Video Bus. #### System Bus #### A<sub>0</sub>, A<sub>1</sub> Port Address (Input) These two inputs are used for selecting the appropriate port to be read or written. #### ACKD Acknowledge DMA (Input; Active LOW) The external DMA device may drive this pin LOW in response to a DMA request to strobe in or read out data in fly-by DMA transfer format. #### CS Chip Select (Input; Active LOW) Signal used for selecting the Am95C60 from several peripherals connected to the same system bus. #### D(0:15) Command/Data/Status (Input/Output; Three-State) These sixteen lines are used for transferring commands/data/status on the System Bus. The nature of the information transferred on the D(0:15) lines is specified with the port address pins A<sub>0</sub>, A<sub>1</sub>. #### DREQ Data FIFO Request (Output; Open Drain) Signal used to start and suspend a transfer of data between the System Memory and the Display Memory. #### EDE External Driver Enable (Output; Active LOW) This pin is used to enable external data bus drivers on the system bus. EDE is inactive (HIGH) during an output block operation on those Am95C60 devices that do not participate in the output. This signal eliminates contention on the system bus. ## FREQ Instruction FIFO request (Output; Open Drain) This signal is used to start and suspend a transfer of instruction FIFO. #### INT Interrupt (Output; Active HIGH) High-level interrupt output used to signal that an exception has occurred. The nature of the exception can be determined by reading the Status register. #### MATIN Match in (Input, Active HIGH) This pin is connected to the output of the AND gate connected to the MATOUT outputs. #### MATOUT Match Out (Output; Active HIGH) This pin is used in multiple-QPDM applications to search for a matching color pattern. As long as the pattern is not found, this pin stays LOW. When the matching pattern is found the pin is driven HIGH. Since all the MATOUT outputs are logically ANDed externally, a match in a multiple-QPDM environment is visible on MATIN when all the MATOUT outputs are HIGH. This pin is also used for instruction-execution synchronization by re-aligning the Am95C60 devices in a system at the beginning of each instruction execution and at the beginning of each word transfer in Block I/O instruction. #### RD Read (Input; Active LOW) Signal used for reading information (data/status) from the Am95C60 QPDM on the D(0:15) lines by a bus master. #### RESET System Reset (Input; Active LOW) The RESET signal brings all Am95C60s in the system to the same initial state. All the outputs are brought into the inactive state. If RESET is activated during the time when the Am95C60 was active, all the activities will be suspended. #### SYSCLK System Clock (Input) 20 MHz maximum frequency clock. Controls the Am95C60 QPDM internal timing except for video timing. # TSYNIN Timing Synchronization (Input; Active HIGH) All TSYNIN input pins are connected to the AND of the TSYNOUT. # TSYNOUT Timing Synchronization (Output, Active HIGH) In conjunction with TSYNIN, this pin is used to synchronize Display Memory Bus activities. The TSYNOUT pins of all Am95C60 devices in a system are ANDed together and connected to the TSYNIN input pins of all Am95C60s. Usertransparent information signals all Am95C60 devices about Display Memory Bus activities. #### WR Write (Input; Active LOW) Signal used for strobing information (commands/data) into the Am95C60 from the D(0:15) lines. #### Display Memory Bus #### ADDR(0:11) Address (Output) The twelve lines of address are used for addressing bit-map planes each up to 4K x 4K bits. The addresses are multiplexed and contain row and column addresses and bank-select bits. ### CAS Column Address Strobe (Output; Active LOW) This line is used to strobe the column address from the multiplexed ADDR lines into the array. #### DM0-3(0:15) Display Memory Bus (Input/Output) These 64 lines are used for transferring data between the Am95C60 and the Display Memory. There are sixteen lines for each of the four planes. ### MEMAVL Memory Bus Available (Output; Active LOW) This line is used to inform external devices that are This line is used to inform external devices that are requesting the bus that the Am95C60 is not driving the data lines. #### MEMREQ Memory Request (Input; Active LOW) This asynchronous signal is used by an external device to request access to the Display Memory Bus. #### RAS Row Address Strobe (Output: Active LOW) This line is used to strobe the Row address from the multiplexed ADDR lines into the array. #### WE(0:3) Write Enable (Output; Active LOW) The Write Enable, when active, signifies that the current transaction on the Display Memory Bus is a write to the corresponding bit plane. #### XF/G Transfer/Output Enable (Output; Active LOW) This pin interfaces directly to the video DRAM. During a transfer cycle this pin indicates a transfer to the video DRAMs. During a random read cycle, this pin enables the output buffer of the video DRAMs. #### **Video Control Bus** #### BLANK Blank Video (Output; Active HIGH) BLANK is an active HIGH output which serves to blank out inactive display areas of the CRT. This output is held HIGH when the Am95C60 is reset. #### CDAT(0:2) Control Data (Output; Active HIGH) These lines are used to output 3 bits of information to the VDAF. Information is sent to the VDAF during the transfer cycle and at VSTB time. #### DSTB Data Strobe (Output; Active HIGH) This clock signal loads 8 bits of video data into the VDAF. DSTB is synchronous with SYSCLK and has twice the frequency of VSTB. #### FULL Full (Input; Active LOW) This input alerts the Am95C60 that the VDAF cannot accept more video data. If the FULL signal is active, the Am95C60 stops generating the VSTB and DSTB signals. #### HRESET Horizontal Reset (Input/Output; Active LOW) This pin is an output for horizontal video masters, and an input for horizontal video slaves. It is used for vertical video synchronization to other Am95C60s or to an external video source. #### HSYNC Horizontal Sync (Output; Active HIGH) HSYNC is an active HIGH output which causes horizontal retrace of the CRT's electron beam. This output is held LOW when the Am95C60 is reset to prevent any uncontrolled synchronization to the CRT, which may cause damage to the tube. #### VIDCLK Video Clock (Input) 15 MHz maximum frequency clock used for generating video synchronization signals. #### VODD/EVEN Vertical Odd/Even (Input) This input is optionally used in the interlaced Display mode to distinguish between the even frame and the odd frame specified by an external device. #### VSTB Video Strobe (Output, Active HIGH) This strobe signal is used in a system with video dynamic RAMs (VRAMs) and an external VDAF (Am8171/8172 Video Data Assembly FIFO or a similar circuit built of discrete components) to shift video data out of the Video Memory. With every strobe, a 16-bit-wide word is shifted out of the Video Memory. #### VSYNC Vertical Sync (Output; Active HIGH) VSYNC is an active HIGH output which causes vertical retrace of the CRT's electron beam. This output is held LOW when the Am95C60 is reset. #### VRESET Vertical Reset (Input/Output; Active LOW) This pin is an output for vertical video masters and an input for vertical video slaves. It is used for vertical video synchronization to other Am95C60 devices or to an external video source. #### **Power Connections** #### GND Ground Each GND pin must be connected to the power supply ground. #### TEST Test This pin may be grounded or it may be pulled up to $V_{CC}$ ; it must not be allowed to float. This pin for factory test purposes only. #### V<sub>CC</sub> Power Supply Each V<sub>CC</sub> must be connected to a +5-V power supply. #### **FUNCTIONAL DESCRIPTION** The Am95C60 Quad Pixel Dataflow Manager is a graphics processor which maintains, updates, and displays information in four bit-mapped video planes. As depicted in Figure 1, the System Interface communicates with either an 8- or 16-bit host CPU while the Display Memory Interface controls four bit-mapped memory planes. These planes consist of dual-port video dynamic memories (VRAMs). The Am95C60 connects to the random ports while the serial ports are used to access video information for the screen refresh. When used in conjuction with the Am8172 Video Data Assembly FIFO, the Am95C60 is capable of displaying a hardware window with the associated features of smooth pan and soft scroll. The Am95C60 QPDM performs three fundamental functions described below: #### Video Refresh The Am95C60 QPDM manages the screen (display) refresh function by generating the addresses to the bit-map VRAMs as required to access data for display on the screen. The data from the VRAMs are serialized externally to the Am95C60. The Video Refresh operation is fully programmable, allowing the user to tailor the system as required. The screen display can be aligned on any pixel boundary and can also include one hardware window overlay. Additionally, the total video process can be externally synchronized to any external source at the horizontal or vertical synchronization rate. Video Refresh can be disabled for operation as a slave device. #### **Dynamic Memory Refresh** The Am95C60 performs the Dynamic Memory Refresh function for the Display Memory. The Dynamic Memory Refresh process is interleaved with the Video Refresh and with the Display Memory updating. The refresh rate is programmed by loading the 10-bit Dynamic Memory Refresh Rate register. This register holds the number of SYSCLK cycles between two refresh cycles. The Dynamic Memory Refresh Rate register is loaded into a counter, which is down-counted by the SYSCLK. When the counter reaches its zero state, it sends a refresh request to the Memory Scheduler. As soon as the Memory Scheduler arbitrates a time slice for the Dynamic Memory Refresh block, a refresh cycle is initiated. The Am95C60 executes CAS before RAS refresh cycles. #### Display Memory Update The Am95C60 has access to the Display Memory Bus for updating purposes, except when it is performing Video or Dynamic Memory Refresh. Placing an instruction in the execution FIFO (see Block Diagram) signals the Micro Engine to begin operation. If the execution of the instruction requires access to the Display Memory Bus (this is the case in most instructions), the Am95C80 continues the instruction execution unless the Display Memory Bus is occupied by the Video Refresh or the Dynamic Memory Refresh process. If the Display Memory Bus cannot be accessed momentarily, the execution is suspended until the Display Memory is available. The drawing instruction set includes Line, Circle, Filled Triangle, String and many others which will be briefly described in the following pages. #### **Feature Description** #### Window Display Mechanism The Am95C60 QPDM, in conjunction with the Am8172 Video Data Assembly FIFO (VDAF) or the equivalent, can support a single non-destructive hardware window. The image to appear in the window is located in some other area of Display Memory than that visible on the screen (this is shown in Figure 2). The size and position of the window is programmed into a set of registers on the Am95C60. Since the window position is dynamically programmable, it is easy to 'drag' a rectangular area containing an object. It is also easy to perform soft scrolling and smooth panning of either background or foreground. #### Clipping The clipping feature on the Am95C60 allows a rectangular region to be defined outside of which vectors and arcs will not be drawn, blocks will not be moved or modified, and polygons will not be filled. The clipping window is specified by the user, and remains in effect until changed or disabled. #### **Picking** If a drawing consists of a large number of objects and each object is defined by a number of drawing primitives, any object can be identified by the following picking process. First, the picking area is defined as a rectangular region in Display Memory. Whenever a drawing intersects the picking area, a 'Pick Detect' bit in the status register is set. Objects to be displayed are labeled by using the Signal instruction which will return the label of the object that intersected the picking area. #### Multiple Am95C60 Operation In order to accomodate systems requiring access to more than four bit-planes, the Am95C60 is designed to be fully cascadable with no performance degradation. Multiple Am95C60 devices can communicate with each other to share timing information for synchronization purposes and status information for color comparisons in depth. Instructions are broadcast to all Am95C60 devices at once. Each plane will use the instruction in conjunction with its own activity and color bits to decide whether to execute or to ignore the instruction. Each plane may execute the instruction differently, depending on the contents of the individual memory plane and the contents of plane-specific status information. Broadcasting is accomplished by chip-selecting all Am95C60 QPDMs simultaneously and writing to Port 0. (Write to the instruction FIFO.) TSYNOUT and TSYNIN are used to synchronize Display Memory operations in a multiple Am95C60 system. MATOUT and MATIN are used to exchange color searching information in a multiple Am95C60 device system and to synchronize instruction execution. #### Interface Description #### System Bus Interface The host connects to the system side of the Am95C60 as depicted in the Logic Symbol diagram. There is a 16-bit data path, and the 8- or 16-bit option allows the Am95C60 QPDM to be connected to an 8- or 16-bit host processor. The normal bus interface control lines are supported through $\overline{\text{CS}}$ , $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and two address bits. The address bits are decoded to select one of four ports: # A1 A0 WRITE FUNCTION READ FUNCTION 0 0 Write Instruction FIFO Read Status 0 1 Write Block Input FIFO Read Block Output FIFO 1 0 Write Register Addresss 1 1 Write Register Read Register Read Register Address The Am95C60 QPDM can be supported with a DMA controller, allowing blocks of information or instructions to be transferred without tying up the host. In addition to the normal flow- through DMA operations, the Am95C60 also supports fly-by operations. The Am95C60 also can use interrupts to signal the occurrence of certain events. Some events are repetitive (e.g., Frame), some indicate error conditions (e.g., Stack Overflow), and some merely report status (e.g., Idle). There are registers for masking interrupts, reading interrupt requests, and acknowledging interrupts. #### Display Memory Bus Interface On the Display Memory side, the Am95C60 is capable of controlling four bit planes. Addresses, RAS, and CAS are common signals to all the bit planes while each plane has its own set of data lines and write enable (WE). Typically, eight or nine address lines (multiplexed Row/Column) go to the VRAM devices while the others may be used for bank select. If multiple banks of memory are used for each bit plane, row addresses must be decoded to select the proper bank. Each bit plane has a 16-bit data bus used for the Display Memory Update function. Typically, to write a single pixel (one bit in each plane), the Am95C60 would perform simultaneous 16-bit reads from all planes, followed by simultaneous 16-bit writes to all planes. Logic is also provided in the Am95C60 to perform individual pixel writes. The Am95C60 is intended to be used with a variety of dualported Video RAMS (VRAMs). Prior to the beginning of each scan line, the Am95C60 executes a transfer cycle which copies the contents of the scan line into shift registers on the VRAM devices. The scan line image is then shifted out of the VRAM devices 16 bits at a time and further serialized at the dot clock rate for display purposes. The primary VRAM port is available during this time for Display Memory Update. #### Display Memory/RAM Size Examples | BIT MAP SIZE | VRAM SIZE | VRAMS/<br>PLANE | VRAMS/<br>Am95C60 | |--------------|-----------|-----------------|-------------------| | 1024 x 1024 | 64K x 4 | 4 | 16 | | 1024 x 2048 | 64K x 4 | 8 | 32 | | 2048 x 2048 | 64K x 4 | 16 | 64 | | 4096 x 4096 | 256K x 4 | 16 | 64 | MEMREQ and MEMAVL are used to allow another processor direct access to the Display Memory. #### Video Bus Interface The Am95C60 generates video timing. Horizontal timing is programmed in terms of VIDCLK cycles and vertical timing is programmed in terms of $\frac{1}{2}$ scan lines. HRESET and VRESET are either inputs or outputs depending on the Am95C60's master/slave status. In the case where multiple Am95C60s control the display, one Am95C60 would be programmed as the timing master and the others would be programmed as timing slaves. #### **Power Connections** The Am95C60 uses +5 volts only. #### **Performance Figures** Working with VRAMs, the Am95C60 can easily manage high resolution screen formats requiring dot clock rates up to 160 MHz. Moreover, it performs the bit-map update function as indicated in Table 1. TABLE 1. PERFORMANCE FIGURES OF Am95C60 | Instruction | Instruction<br>Overhead | Intermediate<br>Overhead | Execution<br>Time | Comments | |------------------|-------------------------|--------------------------|----------------------|--------------------------------------------| | Line | 12.9 μs | (Not Applicable) | 300 nx/pixel | | | Line | 12.9 µs | (Not Applicable) | 4750 ns/pixel | Anti-Aliased | | Polyline | 10.6 μs | 4.8 μs/segment | 300 ns/pixel | Connected Segments | | Arc | 28.2 us | 2.7 µs/octant | 750 ns/pixel | | | Arc | 28.2 μs | 2.7 μs/octant | 4750 ns/pixel | Anti-Aliased | | Circle | 9.9 μs | 2.7 us/octant | 750 ns/pixel | | | Circle | 9.9 µs | 2.7 μs/octant | 4750 ns/pixel | Anti-Aliased | | Copy Block | 10.9 μs | 1.8 µs/scan line | 59 ns/pixel | BITBLT | | Transform Block | 11.0 μs | (Included) | 1280 ns/pixel | 3X Zoom | | Seed Fill | 10.0 μs | 12.1 μs/scan line | 280 ns/pixel | Intermediate Overhead<br>varies with shape | | Filled Rectangle | 11.9 μs | 2.2 μs/scan line | 19 ns/pixel | Graphical SET | | Filled Triangle | 54.9 μs | 8.0 μs/scan line | 19 ns/pixel | Intermediate Overhead<br>varies with shape | | String | 6.3 μs | 9.4 μs/character | 2000 ns/scan<br>line | | The Am95C60 provides extremely fast access at the host interface. A host write requires as little as 80 ns, while a register may be read in as little as 120 ns. Consult the technical manual (Order No. 07785) to see how these performance measurements are determined. #### Register Description The Am95C60 QPDM contains a number of registers which are programmable from the host. These registers are listed below: Video Control uses nine registers which define video operation parameters: Horizontal Sync Pulse Width (HSYNC) Horizontal Scan Delay (HDEL) Horizontal Active (HACT) Horizontal Total Count (HTOT) Vertical Sync Pulse Width (VSYNC) Vertical Scan Delay Odd (VDELODD) Vertical Scan Delay Even (VDELEVEN) Vertical Active Lines (VACT) Vertical Total Lines (VTOT) Visible Screen Coordinates use four registers which contain the (x,y) address in real memory of the top-left and bottomright corner of the visible screen in Display Memory: Screen X Start Screen Y Start Screen X Terminate Screen Y Terminate Window Control uses six registers which specify where the window is on the screen (the apparent window) and where it begins in memory (the real window): Window Apparent X Start Window Apparent Y Start Window Apparent X Terminate Window Apparent Y Terminate Window Real X Window Real Y Video Mode Register is used to indicate to each Am95C60 whether it is a timing master or slave, and whether or not interlaced display mode is to be used. Memory Mode Register specifies Display Memory configuration in terms of memory width and device size (e.g., 4K wide/ 256K devices). Dynamic Memory Refresh Rate Register specifies the number of SYSCLK clock cycles between row refreshes in Dynamic Memory Refresh. Interrupt Enable Register indicates which conditions are allowed to cause interrupts to the host. Interrupt Acknowledge Register indicates that a specific interrupt condition is known to the host and that the request is to be cancelled in the Am95C60. Video Timing Enable is a 1-bit register used to enable and disable video sync and output. Video Refresh Enable is a 1-bit register used to enable and disable the collection of video information from the Display RAM System Bus Width Register configures the Am95C60 to 8-bit system bus modes. #### Instruction Set The Am95C60 QPDM is a graphics processor with a powerful instruction set oriented toward graphics processing. One may use any of four addressing modes to specify locations in the display memory: 1) Absolute, 2) Relative, 3) Viewpoint, or 4) Indirect. Each member of the Am95C80 QPDM instruction set is briefly described as follows: Arc draws the image of a circular arc in Display Memory. The parameters are the center of the arc, the radius of the arc, and the two end-points. The image may be drawn using antialiasing, line style, and a logical PEL. Arc Current draws the image of a circular arc in Display Memory. It is similar to Arc except the start point is taken to be the current pen position (rather than being specified). Call begins fetching instructions from Display Memory rather than from the instruction FIFO. The parameters specify the location of the program to be executed. A stack in Display Memory is used to contain the return location. Circle draws the image of a circle in Display Memory. The parameters are the circle's center and radius. The image may be drawn using anti-aliasing, line style, and a logical PEL. Circle Current draws the image of a circle in Display Memory. It is similar to Circle, except the center is taken to be the current pen position. Control Clipping enables or disables the clipping function. When clipping is enabled, all drawing primitives will change only that portion of Display Memory which lies within the rectangular clipping region. Control Picking enables or disables the picking function. When picking is enabled, drawing primitives will not execute any writes to the Display Memory. The Pick Detect status bit is set whenever a drawing primitive intersects the picking area. Copy Block moves a block of data within Display Memory and may optionally combine the source image with the destination image. The size of the block will have been determined by a Set Block Size instruction. The location of each block, source and destination, is determined by the instruction. Copy Block Current is identical to the Copy Block instruction except that the source operand is the current pen position. Define Logical PEL specifies the logical PEL (pen size and content) used by the drawing primitives. This can be used to draw thick lines. Fill Bounded Region fills an arbitrary polygon with a specific color. The polygon is defined as the group of dots completely contained within a boundary of pixels of the edge color. All pixels will be changed to the current drawing color. The location of the seed is specified in the instruction. Fill Bounded Region Current fills an arbitrary polygon with a specific color. The polygon is defined as the group of dots completely contained within a boundary of pixels of the edge color. All pixels in the region will be changed to the current drawing color. The location of the seed is the current pen position. Fill Connected Region fills an arbitrary polygon with a specific color. The polygon is defined as any group of connected dots of the seed's color. All pixels connected to the seed point having the same color will be changed to the current drawing color. The location of the seed is specified in the instruction. Fill Connected Region Current fills an arbitrary polygon with a specific color. The polygon is defined as any group of connected dots of the seed's color. All pixels connected to the seed point having the same color will be changed to the current drawing color. The location of the seed is the current pen position. Filled Rectangle creates the image of a rectangle and fills it. The parameters specify two opposite corners of the rectangle. The color of the filled rectangle is the current drawing color. Filled Rectangle Current is similar to Fill Rectangle except the current pen position is taken to be the starting corner of the rectangle. The other corner is specified by the instruction. Filled Triangle creates the image of a triangle and fills it. The parameters specify the three vertices of the triangle. The color of the filled triangle is the current drawing color. Filled Triangle Current creates the image of a triangle and fills it. The parameters specify two vertices of the triangle. The current pen position is taken to be the third vertex of the triangle. The color of the filled triangle is the current drawing color. Input Block transfers a rectangular block of data from the host to Display Memory. The size of the block will have been determined by a Set Block Size instruction. The destination address in the Display Memory is specified in the instruction. The data to be stored in Display Memory is written into the Data FIFO. Input Block Current transfers a rectangular block of data from the host to Display Memory. The size of the block will have been determined by a Set Block Size instruction. The destination address in the Display Memory is the current pen position. The data to be stored in Display Memory is written into the Data FIFO. Jump unconditionally changes the location counter when executing instructions from Display Memory. Line draws the image of a line in Display Memory. The input parameters are the two ends of the line. The image may be drawn using anti-aliasing, line style, and a logical PEL. Multiple lines may be drawn with a single line instruction. Line Current is similar to Line, except the current drawing position is taken to be the starting point of the line. Line Reversible draws the image of a line in Display Memory. It is exactly the same as Line except that the standard algorithm is modified to guarantee that the same set of pixels is chosen regardless of the order of the end points. Line Reversible Current is similar to Line Reversible except that the current pen position is taken to be the starting point of the line Move Pen sets the current pen position. No Operation ensures that no operation is performed. Output Block transfers a rectangular block of data from Display Memory to the host. The size of the block will have been determined by a Set Block Size instruction. The source address in the Display Memory is specified in the instruction. The host is expected to remove the data from the Data FIFO. Output Block Current transfers a rectangular block of data from Display Memory to the host. The size of the block will have been determined by a Set Block Size instruction. The source address in the Display Memory is the current pen position. The host is expected to remove the data from the Data FIFO. Point draws the image of the current logical PEL at the location specified in the instruction. Point Current draws the image of the current logical PEL at the current pen position. Return exits from a subroutine or from program mode when executing instructions from Display Memory. Set Activity Bits indicates which of the four Display Memory planes, controlled by the Am95C60, are to be written into. Set Anti-Aliasing Distance programs the anti-aliasing distance deviation from the ideal line Set Block Size specifies the number of pixels moved in any block operation. This is used for Input Block, Output Block, Copy Block, Transform Block, and the logical PEL. Set Character Font Base specifies the character font address in the Display Memory. The character font contains the patterns of letters and numbers used by the String instruction. Set Character Font Base Current specifies the character font addresses in Display Memory. Set Clipping Boundary specifies where the clipping region is in Display Memory. When clipping is enabled, all drawing primitives will change only that portion of Display Memory which lies within the rectangular clipping region. The parameters are the addresses of two opposite corners of the clipping rectangle Set Clipping Boundary Current specifies where the clipping region is in Display Memory. When clipping is enabled, all drawing primitives will change only that portion of Display Memory which lies within the rectangular clipping region. The current pen position is taken to be the start corner of the clipping rectangle. Set Color Bits sets the current drawing color. Set Search Color specifies the edge color used in Fill instructions Set Line Style specifies the line style. This defines the dash length, the interspace length, and the dot length. Set Line Style Phase indicates where the line begins within the line style cycle. Set Listen Bits indicates which planes take part in polygon and color change operations. If set, the corresponding plane does not participate in the color matching. Set Picking Region specifies the rectangular area to be picked. The parameters are two opposite corners of the picking rectangle. When picking is enabled, drawing primitives that intersect the picking region will cause the "Pick Detect" bit in the status register to be set and no writes will be executed to Display Memory. Set Picking Region Current specifies the rectangular area to be picked. The parameters are two opposite corners of the picking rectangle. The current pen position is taken to be the start corner of the picking region. When picking is enabled, drawing primitives that intersect the picking region will cause the "Pick Detect" bit in the status register to be set and no writes will be executed to Display Memory. Set QPDM Position specifies the logical addresses for each Display Memory plane. Set Scale Factor provides values used to multiply the operands of instructions which address the bit map. Set Search Color specifies the color of the boundary for Fill Boundary Area operations. Set Stack Boundaries specifies to the Am95C60 which area of Display Memory has been set aside for the stack. Stack overflow is detected and signaled to the host with an interrupt. Set Viewpoint Location specifies the base address for Viewpoint Addressing Mode. Signal is used to indicate to the host when a particular point in the instruction stream has been reached, to delimit objects during picking, or to pause operation pending a signal from the host. Store Immediate deposits a specified number of 16-bit words in the Display Memory. Store Immediate Current deposits a specified number of 16-bit words in Display Memory beginning at the current pen position. String is used to create the image of a string of text in the Display Memory. The parameters are the address at which the string should begin, followed by a variable length list of 16-bit pointers. Each pointer is used to look up a pattern in the character font table. String Current is similar to String except the address at which the string should begin is set to the current pen position. Transform Block allows a block of data to be taken from Display Memory, operated on, and written to a different area of Display Memory. The operations which may be performed are Rotate (90 degree increments), Zoom (by pixel replication), and Mirror. The Zoom in X, and Zoom in Y are independently specified. The size of the source block (prior to rotation and zooming) will have been specified by a Set Block Size instruction. Transform Block Current is similar to Transform Block except the source operand is at the current pen position. Am95C60 3-169 3-170 Am95C60 #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +1 | 50°C | |---------------------------------------|-------| | Ambient Operating Temperature55 to +1 | | | Maximum VCC Relative to Vss0.3 to + | 7.0 V | | DC Voltage Applied to Any | | | Pin Relative to Vss0.5 to Vcc +6 | 0.3 V | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices | | |--------------------------------------|------------------| | Ambient Temperature (TA) | 0 to +70°C | | Supply Voltage (V <sub>CC</sub> ) | +4.75 to +5.25 V | | Military (M) and Extended-Commercial | (E) Devices | | Case Temperature (T <sub>C</sub> ) | 55 to +125°C | | Supply Voltage (VCC) | + 4.50 to 5.50 V | Operating ranges define those limits between which the functionality of the device is guaranteed. **DC CHARACTERISTICS** over operating ranges unless otherwise specified (for APL products, Group A, Subgroups 1, 2, 3, 7, 8 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | Min. | Max. | Unit | |---------------------|---------------------------------------------------------------|------------------------------------------|-------|-----------------------|------------------| | ViL | Input LOW Voltage | | -0.3 | + 0.8 | ٧ | | VIH | Input HIGH Voltage | COM'L<br>MIL & E-COM'L | + 2.0 | V <sub>CC</sub> + 0.3 | ·V | | - 11 | Output LOW Voltage<br>COM'L Devices<br>CAS and XF/G | I <sub>OL</sub> = 4.0 mA | 1 | 0.4 | | | | Output LOW Voltage<br>Commercial Devices<br>All Other Outputs | I <sub>OL</sub> = 2.0 mA | | 0.4 | ] <sub>v</sub> . | | V <sub>OL</sub> | Output LOW Voltage<br>Military Devices<br>CAS and XF/G | lot = 49 k | | 0.45 | | | | Output LOW Voltage Military Devices All Other Outputs | A LANGE | | 0.45 | | | Voн | Output HIGH Voltage | μ= 250 μΑ | 2.4 | | ٧ | | loz | Output Leakage Current | 0.4 < V <sub>OUT</sub> < V <sub>CC</sub> | | ±10 | μΑ | | lj . | Input Current | 0.4 < V <sub>IN</sub> < V <sub>CC</sub> | | ± 10 | μΑ | | Icc | Power Sull y street (Note 1) | | | 250 | mA | #### **CAPACITANCE\*** | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | Min. | Max. | Unit | |---------------------|--------------------------|-----------------|------|------|------| | C <sub>IN</sub> | Input Capacitance | | | 15 | pF | | C <sub>I/O</sub> | I/O Pin Capacitance | | | 25 | pF | | Cout | Output Pin Capacitance | | | 25 | pF | <sup>\*</sup>Parameters are not 100% "Tested." Characterization data on file. Notes: 1. For operation with SYSCLK less than 20 MHz, deduct approximately 6.5 mA/MHz. 3-172 Am95C60 Am95C60 3-174 Am95C60 **SWITCHING WAVEFORMS/CHARACTERISTICS** over operating ranges unless otherwise specified (for APL products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) **System Bus Timing** | | Dave-mates | | -20 | | - 18 | | -16 | | | |-----|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | ts | Requires that the address be valid a minimum of {} ns before CS begins to fall. | 0 | | 0 | | 0 | | ns | | 2 | tw<br>(Note 1) | Requires that both CS and ACKD be inactive a minimum of<br>It is before either can go active. | 65 | | 65 | | 95 | | ns | | 3 | tPHL | Guarantees that DREQ will become inactive a maximum of ns after RD or WR becomes active. | | 55 | | 55 | | 60 | ns | | 4 | tPHL<br>(Note 1) | Guarantees that EDE will become active a maximum of ns after CS becomes active. Also guarantees that EDE will become active a maximum of ns after ACKD becomes active. | | 60 | | 60 | | 60 | ns | | 5 | tpLH<br>(Notes 1, 3) | Guarantees that EDE will remain active a minimum of ns after CS becomes inactive. Also guarantees that EDE will remain active a minimum of ns after RD has become inactive. | 10 | | 10 | | 10 | | ns | | 6 | tp <sub>LH</sub><br>(Notes 1, 3) | Guarantees that EDE will have gone inactive no more than<br> ns after CS has become inactive. Also guarantees that<br>EDE will have gone inactive no more than ns after RD<br>has become inactive. | | 65 | | 65 | | 70 | ns | | 7 | ts<br>(Notes 1, 2) | Requires that CS be valid a minimum of \(\frac{1}{2}\) ns before RD can begin to go active. Also requires that ACKD be valid a minimum of \(\frac{1}{2}\) before WR can begin to go active. | 0 | | 0 | | 0 | | ns | | 8 | ч | Requires that the address remain valid a minimum of ns after CS has gone active. | 20 | | 20 | | 20 | | ns | | 9 | tн | Requires that CS remain active a minimum of {} ns after RD has gone inactive. | 0 | | 0 | | 0 | | ns | | 10 | tPD<br>(Note 2) | Guarantees that the read data will be valid within ns of RD becoming active. Also guarantees that the read data will be valid within ns of WR becoming active in a Fly Read Cycle. | | 110 | | 110 | | 110 | ns | | 11 | t <sub>H</sub><br>(Notes 2, 3) | Guarantees that the read data will remain valid a machine in a first part of the state st | 10 | | 10 | | 10 | | ns | | 12 | tpp<br>(Notes 2, 3) | Guarantees that the read buffers will be impedance within \(\) in so f RD having and have Also guarantees that the read buffers will be to stor high impedance within \(\) in so f WR having gon, and we in a Fly-By Read Cycle. | | 40 | | 40 | | 40 | ns | | 13 | (Not used) | Not Used | | | | | | | | | 14 | (Not used) | Not Used | | Ī | | | | | | | 15 | tн | Requires that CS remain active minimum of [] ns after WR has gone inactive. | 10 | | 10 | | 20 | | ns | | 16 | ts<br>(Notes 1, 2) | Requires that CS be a very firmum of I ns before WR can begin to go aging A requires that ACKD be active a minimum of I ns before Russan begin to go active in a Fly-By Write Cycle. | 0 | | 0 | | 0 | | ns | | 17 | tw | Requires that WR Bell cities for a minimum of \{\ \text{ ns. Also requires that RD be active a minimum of \ \ \text{ ns. in the case of a Fly-By Write Cycle. Also requires that ACKD remain active a minimum of \{\ \text{ ns. after RD has gone active in a Fly-By Write Cycle.} \} | 70 | | 70 | | 90 | | ns | | 18 | ts<br>(Notes 2, 3) | Requires that the write data be active for a minimum of \( \) is before WR begins to go inactive. Also requires that the write data be active for a minimum of \( \) is before RD or ACKD (whichever is first) begins to go inactive in a Fly-By Write Cycle. | 55 | | 55 | | 75 | | ns | | 19 | t <sub>H</sub><br>(Notes 2, 3) | Requires that the write data be kept valid for Word | 0 | | 0 | | 0 | | ns | | | | inactive. Also requires that the write data be kept valid for a minimum of ns after RD or ACKD (whichever is first) has gone inactive in a Fly-By Write Cycle. | 15 | | 15 | | 25 | | ns | | 20 | <sup>†</sup> PHL | Guarantees that the INT line will become inactive no more than [] ns after WR has gone inactive. | | 120 | | 120 | | 150 | ns | | 21 | t <sub>PD</sub> | Guarantees that the data buffers will not become active before RD goes active. Also guarantees that the data buffers will not become active before WR goes active in a Fly-By Read Cycle. | 0 | | 0 | | 0 | | ns | | 22 | tн | Requires that ACKD be active a minimum of { ns after RD or WR has gone inactive. | 0 | | 0 | | 0 | | ns | 3-176 Am95C60 Am95C60 3-177 # SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) Display Memory Interface | | B | | -20 -18 | | 18 | -16 | | ] | | |-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------|----------------|------|------|------|------|------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 30 | ts<br>(Note 4) | Guarantees the row addess will be stable (valid) a minimum of [] ns before RAS begins to go active. | 15 | | 18 | | 16 | | ns | | 31 | t <sub>H</sub><br>(Note 4) | Guarantees the row address will remain valid a minimum of \} ns after RAS has gone active. | 35 | | 41 | | 45 | | ns | | 32 | tpD<br>(Note 4) | Guarantees that XF/G will not go inactive until a minimum of {} ns after FAS has gone active for a read cycle. | 160 | , | 181 | | 202 | | ns | | 33 | tw<br>(Note 4) | Guarantees that RAS will be active for a minimum of {} ns. | 180 | | 204 | | 225 | | ns | | 34 | t <sub>H</sub><br>(Note 4) | Guarantees that RAS will remain active for a minimum of [] ns after XF/G has gone inactive for a read cycle. | 14 | O <sub>A</sub> | 5 | | 15 | | ns | | 35 | tw<br>(Note 4) | Guarantees that RAS will remain not active for a minimum of { } ns. | 17 | 1. | 106 | | 115 | | ns | | 36 | tpD<br>(Note 4) | Guarantees that CAS will not become active until a minimum of {} ns after RAS has gone active. S parameter 56 for write cycles. | 7. | | 74 | | 78 | | ns | | 37 | ts<br>(Note 4) | Guarantees that the column address we stable a minimum of {} ns before | 13 | | 14 | | 15 | | ns | | 38 | t <sub>H</sub><br>(Note 4) | Guarantees that the column address is required and stable a minimum of {} ns.and CAS in give active. | 80 | | 92 | | 104 | | ns | | 39 | tw<br>(Note 4) | Guarantees that CAS we be act, a minimum of {} ns for a read cycle or a transfer cycle see parameter 57 for writes cycles. | 100 | | 115 | | 130 | | ns | | 40 | tw<br>(Note 4) | Guarantees the common contain in active for a minimum of [] ns. ris in ortan when a refresh cycle follows any cycle. | 40 | | 46 | | 47 | | ns | | 41 | tpD<br>(Note 4) | Guarantees by XF/G will not have gone inactive until a minimum of { S after CAS has gone active for a read cycle. | 90 | | 95 | | 113 | | ns | | 42 | tpD<br>(Note 4) | Guarantees that XF/G will not begin to go active until a minimum of {} ns after RAS has gone active. | 39 | | 45 | | 46 | | ns | | 43 | t <sub>H</sub><br>(Note 4) | Guarantees that CAS will remain active until a minimum of [] ns after XF/G has gone inactive for a read cycle. | 13 | | 14.5 | | 16 | | ns | | 44 | tw<br>(Note 4) | Guarantees that XF/G will be active a minimum of {} ns for a read cycle. | 105 | | 120 | | 125 | | ns | | 45 | ts | Requires that the read data be valid a minimum of () ns before XF/G begins to go inactive. | 17 | | 20 | | 23 | | nŝ | Notes: See notes at end of this section. # SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) Display Memory Interface (Cont'd.) | | | | -20 | | -18 | | -16 | | | | |-----|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|------|------|------|------|------|--| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | 46 | чн | Requires that the read data remain valid a minimum of [] ns after XF/G has gone inactive. | 0 | | 0 | | 0 | | ns ' | | | 47 | ts<br>(Note 4) | Guarantees that FAS will not begin to go active until a minimum of [] ns after CAS has become active in a refresh cycle. | 37 | | 43 | | 45 | | ns | | | 48 | t <sub>H</sub><br>(Note 4) | Guarantees that CAS will not begin to go inactive until a minimum of [] ns after RAS has gone active in a refresh cycle. | 185 | 1 | 204 | | 230 | | ns | | | 49 | ts<br>(Note 4) | Guarantees that RAS will not begin to go active until a minimum of {} ns after XF/G is active in a transfer cycle. | 12 | X | | | 13 | | ns | | | 50 | ts<br>(Note 4) | Guarantees that the Start Offset on CDAT will be valid and stable a minimum of {} ns before RAS begins to active in a transfer cycle. | <b>&gt;</b> | | 10 | | 11 | | ns | | | 51 | t <sub>H</sub><br>(Note 4) | Guarantees that the Start Offset on CDAT (1) that valid and stable a minimum of [] ns after [] in go e active in a transfer cycle. | 65 | | 71.5 | | 78 | | ns | | | 52 | ts<br>(Note 4) | Guarantees that VSTB will be HIGH to the ball ins before RAS begins to go active in a same of science. | 90 | | 102 | | 109 | | ns | | | 53 | t <sub>H</sub><br>(Note 4) | Guarantees that VSTB water in HIGht minimum of [] ns after RAS has gone hactive a transfer cycle. | 80 | | 92 | | 99 | | ns | | | 54 | ts<br>(Note 4) | Guarantees that the words LOv a minimum of I ins before RAS before to the in a transfer cycle. | 90 | | 102 | | 109 | | ns | | | 55 | t <sub>H</sub><br>(Note 4) | Guarante (18 d) remain LOW a minimum of {} ns after (15 as the mactive in a transfer cycle. | 80 | | 92 | | 99 | | ns | | | 56 | tpD<br>(Note 4) | Guarantees but CAS will not become active until a minimum of a ns after RAS has gone active. This is for a write cycle. See parameter 36 for read and transfer cycles. | 90 | | 99.5 | | 109 | | ns | | | 57 | tw<br>(Note 4) | Guarantees that CAS will be active a minimum of ns for a write cycle. See parameter 39 for read and transfer cycles. | 80 | | 90 | | 100 | | ns | | | 58 | tw<br>(Note 4) | Guarantees that $\overline{\text{WE}_0\text{-WE}_3}$ will be active a minimum of [] in the case of a masked write. | 180 | | 204 | | 225 | | ns | | | 59 | ts<br>(Notes 4, 5) | Guarantees that WE0-WE3 will be active a minimum of before RAS begins to fall in the case of masked write. | 11 | | 12.5 | | 14 | | กร | | Notes: See notes at end of this section. Am95C60 3-179 # SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) Display Memory Interface (Cont'd.) | | | | -20 | | -18 | | ~ 16 | | | |-----|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 60 | ts<br>(Note 4) | Guarantees that WEo-WE3 will be active a minimum of \{\} before CAS begins to fall in the case of a unmasked write. | 13 | | 13 | | 14 | | ns | | 61 | tw<br>(Notes 4, 5) | Guarantees that WE0-WE3 will be active a minimum of in the case of an unmasked write. | 78 | | 89 | | 100 | | ns | | 62 | ts | Guarantees that the write mask will be valid and stable on the DM pins before RAS begins to go active. | 2 | 7 | 2 | | 7 | | ns | | 63 | t <sub>H</sub><br>(Notes 4, 5) | Guarantees that the write mask will remain active after RAS has gone active. | 60 | | 66.5 | | 73 | | ns | | 64 | ts | Guarantees that the write data will be valid and stable in the DM pins {} before CAS begins to go active. | Y | | 2 | | 7 | | ns | | 65 | t <sub>H</sub><br>(Notes 4, 5) | Guarantees that the write data will remain active after CAS has gone active. | 80 | | 66.5 | | 73 | | ns | | 66 | ts | Guarantees that the column address will be before XF/G goes active. | -8 | | -10 | | -12 | | ns | | 67 | tpD (Note 4) | Guarantees that XF/G will not go inacce till minimum of ns after CAS has gone tive for the sfer cycle. | 55 | | 64 | | 69 | | ns | | 68 | t <sub>H</sub> (Note 4) | Guarantees that CAS will main ctive until a minimum of ns after XF/G has constinative or a transfer cycle. | 38 | | 44 | | 47 | | ns | | 69 | tpD (Note 4) | Guarantees that G dill no inactive until a minimum of ns after SAs see active for a transfer cycle. | 135 | | 153 | | 171 | | ns | | 70 | t <sub>H</sub> (Note 4) | Guarantees pat AS III remain active until a minimum of ns afta | 39 | | 45 | | 46 | | ns | | 71 | tw (Note 4) | Guarantees that STB will remain LOW a minimum of {} during a transfer cycle. | 35 | | 41 | | 42 | | ns | | 72 | tpH (Note 4) | Guarantees that the first positive edge on VSTB will have occurred a minimum of before the first positive edge on DSTB following a transfer cycle. | 80 | | 92 | | 99 | | ns | | 73 | ts (Note 4) | Guarantees that XF/G will have gone inactive a minimum of } before the first positive edge on VSTB following a transfer cycle. | 40 | | 46 | | 47 | | ns | Notes: See notes at end of this section. # SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) VDAF Interface Timing | | | | -20 | | - | 18 | -16 | | | |-------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|-------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 80 | t <sub>PD</sub> | Guarantees that VSTB will change to the new state within 0-{} ns following the positive edge of DSTB. | -3 | 10 | -3 | 15 | -3 | 15 | ns ∌∽ | | 81 | ts | Guarantees the value on CDAT will be valid and stable a minimum of [] before DSTB begins to rise. | P | 1 | 8 | | 10 | | ns | | 82 | tн | Guarantees the value on CDAT will remain valid minimum of [] after the rising edge of DSTB | 13 | • | 15 | | 20 | | ns | | 83 | tpD<br>(Note 4) | Guarantees the positive edges on DST was odder the same period as SYSCLK. | 50 | | 56 | | 62 | | ns | | 84 | ts | Guarantees that FULL will be seen that it is current SYSCLK cycle if it is said a regiment to as before the edge. This is not an of rating that ster, if this setup time is not met the part will not so metastable. | | 25 | | 28 | | 30 | ns | | 85 | tw<br>(Note 4) | Require that FU remains ctive at least one SYSCLK | 50 | | 56 | | 62 | | ns | | 86 | tpLH<br>(Note 4) | use the that positive edge will not occur on DSTB use a mini sum of [] ns following FULL going inactive. | 150 | | 168 | | 186 | | ns | | 87-89 | (Not used) | Note ised | | Ī | | | L | | | Notes: See notes at end of this section. Notes: 1. DSTB & CDAT for (1/H) only occurs on even boundaries. - 2. One less byte may be strobed after FULL active. - 3. CDAT 1/H = CDAT for 1st word HIGH byte. #### **VDAF Interface Timing** # SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) VDAF Interface Timing Parameter No. Parameter Symbol Parameter Description Min. Max. Min. | | | | -20 | | -18 | | - 16 | | | |-------|---------------------|--------------------------------------------------------------------------------------------------|------|----------|----------------|------|------|------|----------| | No. | Parameter<br>Symbol | Parameter Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 90 | tpLH<br>(Note 4) | Guarante I transport of the within () s. M. M. D. ine in tive. | | A | D | L | | 190 | ns | | 91 | tpD<br>(Notes 4, 6) | Guarante that A 9500 will of been mand cycle for miniman delit manufacture the rivers of delice. | 5 | | ) <sup>4</sup> | | 558 | | ns | | 92-99 | (Not used) | Not Used | | <u> </u> | | | | | <u> </u> | Notes: See notes at end of this section. Notes: 1. MREQ to MEMAVL DELAY = Minimum 6C for arbitration cycle = Maximum 24C Not an operating parameter; provided for reference only. - 2. Display Memory Bus = ADDR, RAS, CAS, XF/G, WE, DATA - 3. Parameter 91 is referenced to RAS falling edge, which defines the start of the QPDM cycle **Display Memory Arbitration Timing** 3-182 Am95C60 Am95C60 3-183 #### SWITCHING WAVEFORMS/CHARACTERISTICS (Cont'd.) Miscellaneous Timing | | Parameter<br>Symbol | | -20 | | -18 | | -16 | | | |------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|------|------|------| | No. | | Parameter Description | | Max. | Min. | Max. | Min. | Max. | Unit | | 100 | t <sub>PD</sub> | Guarantees that the HIGH-to-LOW transition on HRESET and VRESET will occur a maximum of ns following the HIGH-to-LOW transition of VIDCLK. This is effective only if HRESET and VRESET are programmed as output(s). | | 25 | | 25 | | 30 | ns | | 100A | tH | Guarantees that the LOW-to-HIGH transition on HRESET will not occur until a minimum of following the HIGH-to-LOW transition of VIDCLK. This is effective only if HRESET and VRESET are programmed as output(s). | 0 | 7 | ۰ | | 0 | | ns | | 101 | ts | Requires the HRESET and VRESET be valid a minimum of {} ns prior to the HIGH-to-LOW transition of VIDCLK. | 20 | * | 20 | | 25 | | ns | | 102 | t <sub>H</sub> | Requires that HRESET and VRESET remain valid a minimum of \} ns following the HIGH-to-LOW transition of VIDCLK. | Y | | 0 | | 0 | | ns | | 103 | t <sub>PD</sub> | Guarantees that transitions on BLANK, HSYC ad VSYNC will occur within a maximum of the degree of VIDCLK. | | 30 | | 30 | | 40 | ns | | 104 | ts | Requires that VODD/EVEN be valid from the rising edge of VIDCLK. | 15 | | 15 | | 20 | | ns | | 105 | tH | Requires that VODD/EVEN result valid minimum of ns after VIDCLK has rise | 15 | | 15 | | 20 | | ns | | 106 | tcyc | Requires that the period scale between [] and [] ns. | 50 | 500 | 56 | 500 | 62 | 500 | ns | | 107 | t <sub>T</sub><br>(Note 8) | Requires that SY 1 K sife times be a maximum of ns. | | 5 | | 5 | | 5 | ns | | 108 | tw | Requires the S CLK OW time be a minimum of ns. | 23 | | 25 | | 28 | | ns | | 109 | tw | Requires that SCLK HIGH time be a minimum of 11 ns. | 23 | | 25 | | 28 | | ns | | 110 | tcyc | Requires that the period of VIDCLK be between [] and []. | 66 | 4000 | 66 | 4000 | 72 | 4000 | ns | | 111 | t <sub>T</sub><br>(Note 8) | Requires that the VIDCLK transition time be a maximum of \\ \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 5 | | 5 | | 5 | ns | | 112 | tw | Requires that the VIDCLK LOW time be a minimum of \\ \\ \text{ns.} | 27 | | 27 | | 29 | | ns | | 113 | tw | Requires that VIDCLK HIGH time be a minimum of {} ns. | 27 | | 27 | | 29 | | ns | | 114 | tw<br>(Note 4) | Requires that RESET remain active a minimum of }} ns. | 200 | | 224 | | 248 | | ns | | 115 | tPD | Requires that the external delay from TSYNOUT to TSYNIN and the external delay from MATOUT to MATIN be a maximum of ns. | | 17 | | 17 | | 20 | ns | Notes: 1. Timings are relative to CS or ACKD. 2. RD and WR reverse operations in Fly-By DMA cycles. 3. Timings are relative to RD/WR or ACKD rising edge, whichever occurs first. 4. See Switching Characteristics Formulas. 5. This timing applies for masked writes. It is all mig appres for masked whose. All display memory cycles are exactly six SYSCLK cycles. The units of all Switching parameters are ns. Tests for parameters 107 and 111 are not being performed in manufacturing. #### **Switching Characteristics Formulas** All the Switching Characteristics which reference Note 4 are calculated with the formulas which follow. Each parameter is some number of SYSCLK cycles (or parts of SYSCLK cycles). In addition, there is an adder for each of the three speed classes. The numbers which are given in the Switching Characteristics are derived by evaluating the formulas assuming the following #### SYSCLK periods shown below: | FREQ | PERIOD | |------|--------| | -20 | 50 ns | | -18 | 56 ns | | -16 | 62 ns | Users who wish to operate the Am95C60 at more than these SYSCLK periods may use these formulas to calculate the Switching Characteristics for their actual system. Am95C60 3-184 #### **Switching Characteristics Formulas** | Parameter No. | Nominal | -20 | -18 | -16 | |---------------|---------|-----|--------|------| | 30 | c/2 | -10 | -10 | ~15 | | 31 | С | -15 | ~15 | -17 | | 32 | 7c/2 | -15 | -15 | 15 | | 33 | 4c | -20 | -20 | -23 | | 34 | c/2 | -11 | -13.5 | -16 | | 35 | 2c | -5 | -6 | -15 | | 36 | 3c/2 | -10 | -10 | -15 | | 37 | c/2 | -12 | -14 | -16 | | 38 | 2c | -20 | ~20 | -20 | | 39 | 5c/2 | -25 | -25 | -25 | | 40 | С | -10 | ~10 | -15 | | 41 | 2c | -20 | -20 | -24 | | 42 | С | -11 | 11 | -16 | | 43 | c/2 | -12 | +13.5 | -15 | | 44 | 5c/2 | -20 | -20 | -30 | | 47 | С | -13 | -13 | -17 | | 48 | 4c | -15 | -20 | -18 | | 49 | c/2 | ~13 | -16 | -18 | | 50 | c/2 | -15 | -18 | -20 | | 51 | 3c/2 | 10 | ~12.5 | _15 | | 52 | 2c | -10 | -10 | -15 | | 53 | 2c | -10 | -12.5 | -15 | | 54 | 2c | -10 | -10 | ~15 | | 55 | 2c | -10 | -12.5 | -15 | | 56 | 2c | -10 | -12.5 | -15 | | 57 | 2c | -20 | -22 | -24 | | 58 | 4¢ | -20 | -20 | -23 | | 59 | c/2 | -14 | - 15.5 | -17 | | 60 | c/2 | -12 | -15 | -17 | | 61 | 2c | -22 | -23 | -24 | | 63 | 3c/2 | -15 | 17.5 | -20 | | 65 | 3c/2 | -15 | -17.5 | -20 | | 67 | 3c/2 | -20 | -20 | -24 | | 68 | С | -12 | -12 | -15 | | 69 | 3c | -15 | -15 | -15 | | 70 | С | -11 | -11 | -16 | | 71 | C | -10 | -10 | -15 | | 72 | 2c | -10 | ~10 | -15 | | 73 | С | -10 | -10 | -15 | | 83 | C | +0 | +0 | +0 | | 85 | C | +0 | +0 | +0 | | 86 | 3с | +0 | +0 | +0 | | 90 | 5c/2 | +35 | + 35 | + 35 | | 91 | 9c | +0 | +0 | +0 | | 114 | 4c | +0 | +0 | +0 | #### **Parameter Type Definitions** The following letter(s) specify the parameter type: | tH | Hold Time | ts | Setup Time | |------------------|-------------------------------------------------------------------|------|-----------------| | tPHL | Propagation Delay Time where the output is going from HIGH to LOW | tw | Width Time | | t <sub>PLH</sub> | Propagation Delay Time where the output is going from LOW to HIGH | tŢ | Transition Time | | t <sub>PD</sub> | Propagation Delay Time where the out- | tcyc | Cycle Time | | | put(s)go either HIGH or LOW orLOW to HIGH | С | Clock Period |