### **General Description** The MAX6965 I<sup>2</sup>C<sup>™</sup>-compatible serial interfaced peripheral provides microprocessors with nine additional output ports. Each output is an open-drain current-sinking output rated to 50mA at 7V. All outputs are capable of driving LEDs, or providing logic outputs with external resistive pullup up to 7V. Eight-bit PWM current control is also integrated. Four of the bits are global control and apply to all LED outputs to provide coarse adjustment of current from fully off to fully on with 14 intensity steps. Additionally each output then has an individual 4-bit control, which further divides the globally set current into 16 more steps. Alternatively, the current control can be configured as a single 8-bit control that sets all outputs at once. Each output has independent blink timing with two blink phases. LEDs can be individually set to be either on or off during either blink phase, or to ignore the blink control. The blink period is controlled by an external clock (up to 1kHz) on BLINK or by a register. The BLINK input can also be used as a logic control to turn the LEDs on and off, or as a general-purpose input (GPI). The MAX6965 is controlled through a 2-wire I2C serial interface, and can be configured to one of four I2C addresses. ### **Applications** LCD Backlights LED Status Indication Keypad Backlights **RGB LED Drivers** ## Pin Configurations #### **Features** - ♦ 400kbps, 2-Wire Serial Interface, 5.5V Tolerant - ♦ 2V to 3.6V Operation - ♦ Overall 8-Bit PWM LED Intensity Control Global 16-Step Intensity Control Plus Individual 16-Step Intensity Controls - ♦ Two-Phase LED Blinking - ♦ High Port Output Current—Each Port 50mA (max) - ♦ RST Input Clears the Serial Interface and **Restores Power-Up Default State** - ♦ Outputs are 7V-Rated Open Drain - ♦ Low Standby Current (1.2µA (typ), 3.3µA (max)) - ♦ Tiny 3mm x 3mm, Thin QFN Package - ♦ -40°C to +125°C Temperature Range ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | TOP<br>MARK | |------------|-----------------|----------------------------------|-------------| | MAX6965ATE | -40°C to +125°C | 16 Thin QFN<br>3mm x 3mm x 0.8mm | AAW | | MAX6965AEE | -40°C to +125°C | 16 QSOP | _ | ## Typical Application Circuit Purchase of I<sup>2</sup>C components of Maxim Integrated Products, Inc., or one of its sublicensed Associated Companies, conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | Voltage (with respect to GND) | | |-------------------------------|-------------| | V+ | 0.3V to +4V | | SCL, SDA, ADO, BLINK, RST | 0.3V to +6V | | 00–08 | 0.3V to +8V | | DC Current on O0 to O8 | 55mA | | DC Current on SDA | 10mA | | Maximum GND Current | 190mA | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | |-------------------------------------------------------|------------| | 16-Pin QSOP (derate 8.3mW/°C over +70°C) | 666mW | | 16-Pin QFN (derate 14.7mW/°C over +70°C) | 1176mW | | Operating Temperature Range (TMIN to TMAX)40°C | cto +125°C | | Junction Temperature | +150°C | | Storage Temperature Range65°C | | | Lead Temperature (soldering, 10s) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** (Typical Operating Circuit, V+=2V to 3.6V, $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at V+=3.3V, $T_A=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIO | MIN | TYP | MAX | UNITS | | | |-------------------------------------------------|------------------------------------------|------------------------------------------|-----------------------------------------------|-------------|-----|-------------|----|--| | Operating Supply Voltage | V+ | | | 2.0 | | 3.6 | V | | | Output Load External Supply Voltage | V <sub>EXT</sub> | | | 0 | | 7 | V | | | Cton dlay Cymrant | | SCL and SDA at V+; other | T <sub>A</sub> = +25°C | | 1.2 | 2.3 | | | | Standby Current (Interface Idle, PWM Disabled) | I <sub>+</sub> | digital inputs at V+ or GND; | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 2.6 | μΑ | | | | | PWM intensity control disabled | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 3.3 | | | | Outside Outside | | SCL and SDA at V+; other | $T_A = +25^{\circ}C$ | | 7 | 12.1 | | | | Supply Current (Interface Idle, PWM Enabled) | I <sub>+</sub> | digital inputs at V+ or GND; | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 13.3 | μΑ | | | (interface fale, i will Enabled) | | PWM intensity control enabled | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 14.4 | | | | Supply Current | f <sub>SCL</sub> = 400kHz; other digital | | $T_A = +25^{\circ}C$ | | 40 | 76 | | | | (Interface Running, PWM | l <sub>+</sub> | inputs at V+ or GND; PWM | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 78 | μΑ | | | Disabled) | | intensity control disabled | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 80 | | | | Supply Current | | f <sub>SCL</sub> = 400kHz; other digital | T <sub>A</sub> = +25°C | | 51 | 110 | | | | (Interface Running, PWM | I <sub>+</sub> | inputs at V+ or GND; PWM | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 117 | μΑ | | | Enabled) | | intensity control enabled | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 122 | | | | Input High Voltage<br>SDA, SCL, AD0, BLINK, RST | VIH | | | 0.7 ×<br>V+ | | | V | | | Input Low Voltage<br>SDA, SCL, AD0, BLINK, RST | VIL | | | | | 0.3 ×<br>V+ | V | | | Input Leakage Current SDA, SCL, AD0, BLINK, RST | I <sub>IH</sub> , I <sub>IL</sub> | 0 ≤ input voltage ≤ 5.5V | | -0.2 | | +0.2 | μΑ | | | Input Capacitance SDA, SCL, AD0, BLINK, RST | | | | | 8 | | pF | | ### **ELECTRICAL CHARACTERISTICS (continued)** (Typical Operating Circuit, V+=2V to 3.6V, $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at V+=3.3V, $T_A=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIO | MIN | TYP | MAX | UNITS | | |------------------------|--------|-------------------------------------|-----------------------------------------------|-----|------|-------|-----| | Output Low Voltage | | | $T_A = +25^{\circ}C$ | | 0.15 | 0.25 | | | | | V+ = 2V, ISINK = 20mA | $T_A = -40$ °C to $+85$ °C | | | 0.29 | | | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 0.31 | | | | | V+ = 2.5V, I <sub>SINK</sub> = 20mA | $T_A = +25^{\circ}C$ | | 0.13 | 0.22 | | | | VoL | | $T_A = -40$ °C to $+85$ °C | | | 0.25 | V | | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 0.27 | | | | | | $T_A = +25^{\circ}C$ | | 0.12 | 0.22 | | | | | $V+ = 3.3V$ , $I_{SINK} = 20mA$ | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 0.23 | | | | | | $T_A = T_{MIN}$ to $T_{MAX}$ | | | 0.25 | | | Output Low-Voltage SDA | Volsda | I <sub>SINK</sub> = 6mA | | | | 0.4 | V | | PWM Clock Frequency | fpWM | | | | 32 | | kHz | #### **TIMING CHARACTERISTICS** (Typical Operating Circuit, V+=2V to 3.6V, $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at V+=3.3V, $T_A=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------------|--------------|-----|---------------------------|-----|-------| | Serial Clock Frequency | fscl | | | | 400 | kHz | | Bus Free Time Between a STOP and a START Condition | tBUF | | 1.3 | | | μs | | Hold Time, Repeated START Condition | tHD, STA | | 0.6 | | | μs | | Repeated START Condition Setup Time | tsu, sta | | 0.6 | | | μs | | STOP Condition Setup Time | tsu, sto | | 0.6 | | | μs | | Data Hold Time | thd, dat | (Note 2) | | | 0.9 | μs | | Data Setup Time | tsu, dat | | 180 | | | ns | | SCL Clock Low Period | tLOW | | 1.3 | | | μs | | SCL Clock High Period | thigh | | 0.7 | | | μs | | Rise Time of Both SDA and SCL Signals, Receiving | t <sub>R</sub> | (Notes 3, 4) | | 20 +<br>0.1C <sub>b</sub> | 300 | ns | | Fall Time of Both SDA and SCL Signals, Receiving | t <sub>F</sub> | (Notes 3, 4) | | 20 +<br>0.1C <sub>b</sub> | 300 | ns | | Fall Time of SDA Transmitting | t <sub>F.TX</sub> | (Notes 3, 5) | | 20 +<br>0.1C <sub>b</sub> | 250 | ns | | Pulse Width of Spike Suppressed | tsp | (Note 6) | | 50 | | ns | | Capacitive Load for Each Bus Line | Cb | (Note 3) | | • | 400 | рF | ### TIMING CHARACTERISTICS (continued) (Typical Operating Circuit, V+ = 2V to 3.6V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted. Typical values are at V+ = 3.3V, T<sub>A</sub> = +25°C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-----------------|------------|-----|-----|-----|-------| | RST Pulse Width | tw | | 1 | | | μs | | Output Data Valid | t <sub>DV</sub> | Figure 10 | | | 5 | μs | **Note 1:** All parameters tested at $T_A = +25^{\circ}C$ . Specifications over temperature are guaranteed by design. Note 2: A master device must provide a hold time of at least 300ns for the SDA signal (referred to VIL of the SCL signal) to bridge the undefined region of SCL's falling edge. Note 3: Guaranteed by design. Note 4: C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3 x V<sub>DD</sub> and 0.7 x V<sub>DD</sub>. Note 5: I<sub>SINK</sub> ≤ 6mA. C<sub>b</sub> = total capacitance of one bus line in pF. t<sub>R</sub> and t<sub>F</sub> measured between 0.3 x V<sub>DD</sub> and 0.7 x V<sub>DD</sub>. Note 6: Input filters on the SDA and SCL inputs suppress noise spikes less than 50ns. ### **Typical Operating Characteristics** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ TEMPERATURE (°C) $V_{+} = 2.7V$ 0.2 0.1 0 V + = 3.6V TEMPERATURE (°C) ## Typical Operating Characteristics (continued) $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ## **Pin Description** | Р | IN | NABAE | FUNCTION | | | | | | |-----------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | QSOP | QFN | NAME | FUNCTION | | | | | | | 1 | 15 | BLINK | Input Port. Configurable as blink control or general-purpose input. | | | | | | | 2 | 16 | RST | Reset Input. Active low clears the 2-wire interface and puts the device in same condition as power-up reset. | | | | | | | 3 | 1 | AD0 | Address Input. Sets device slave address. Connect to either GND, V+, SCL, or SDA to give 4 logic combinations. See Table 1. | | | | | | | 4–7, 9–13 | 2–5, 7–11 | 00–08 | Output Ports. 00–08 are open-drain outputs rated at 7V, 50mA. | | | | | | | 8 | 6 | GND | Ground. Do not sink more than 190mA into the GND pin. | | | | | | | 14 | 12 | SCL | I <sup>2</sup> C-Compatible Serial Clock Input | | | | | | | 15 | 13 | SDA | I <sup>2</sup> C-Compatible Serial Data I/O | | | | | | | 16 | 14 | V+ | Positive Supply Voltage. Bypass V+ to GND with a 0.047µF ceramic capacitor | | | | | | | _ | PAD | Exposed Pad | Exposed pad on packaged underside. Connect to GND. | | | | | | #### **Functional Overview** The MAX6965 is a general-purpose output (GPO) peripheral that provides nine output ports, O0–O8, controlled through an I<sup>2</sup>C-compatible serial interface. All outputs sink loads up to 50mA connected to external supplies up to 7V, independent of the MAX6965's supply voltage. The MAX6965 is rated for a ground current of 190mA, allowing all nine outputs to sink 20mA at the same time. Figure 1 shows the output structure of the MAX6965. The outputs default to logic high (high impedance unless external pullup resistors are used) on power-up. #### **Output Control and LED Blinking** The blink phase 0 register sets the output logic levels of the 8 outputs O0–O7 (Table 6). This register controls the port outputs if the blink function is disabled. A duplicate register, the Blink Phase 1 register, is also used if the blink function is enabled (Table 7). In blink mode, the outputs can be flipped between using the blink phase 0 register, and the blink phase 1 register using hardware control (the BLINK input) and/or software control (the blink flip flag in the configuration register) (Table 4). Figure 1. Simplified Schematic of I/O Ports The 9th output, O8, is controlled through 2 bits in the Configuration register, which provide the same static or blink control as the other eight outputs (Table 4). The logic level of the BLINK input may be read back through the blink status bit in the configuration register (Table 4). The BLINK input, therefore, may be used as a general-purpose logic input (GPI port) if the blink function is not required. #### **PWM Intensity Control** The MAX6965 includes an internal oscillator, nominally 32kHz, to generate PWM timing for LED intensity control. PWM intensity control can be enabled on an output-by-output basis, allowing the MAX6965 to provide any mix of PWM LED drives and glitch-free logic outputs (Table 8). PWM can be disabled entirely, in which case all outputs are static and the MAX6965 operating current is lowest because the internal oscillator is turned off. PWM intensity control uses a 4-bit master control and 4 bits of individual control per output (Tables 11 and 12). The 4-bit master control provides 16 levels of overall intensity control, which applies to all PWM-enabled outputs. The master control sets the maximum pulse width from 1/15 to 15/15 of the PWM time period. The individual settings comprise a 4-bit number, further reducing the duty cycle to be from 1/16 to 15/16 of the time window set by the master control. For applications requiring the same PWM setting for all output ports, a single global PWM control can be used instead of all the individual controls to simplify the control software and provide 240 steps of intensity control (Tables 8 and 11). Figure 2. 2-Wire Serial Interface Timing Details #### **User RAM** The MAX6965 includes a register byte, which is available as general-user RAM (Table 2). This byte is reset to the value 0xFF on power-up and when the $\overline{\text{RST}}$ input is taken low (Table 3). #### Standby Mode When the serial interface is idle and the PWM intensity control is unused, the MAX6965 automatically enters standby mode. If the PWM intensity control is used, the operating current is slightly higher because the internal PWM oscillator is running. When the serial interface is active, the operating current also increases because the MAX6965, like all I<sup>2</sup>C slaves, has to monitor every transmission. Figure 3. Start and Stop Conditions Figure 4. Bit Transfer Figure 5. Acknowledge #### Serial Interface #### Serial Addressing The MAX6965 operates as a slave that sends and receives data through an I<sup>2</sup>C-compatible 2-wire interface. The interface uses a serial data line (SDA) and a serial clock line (SCL) to achieve bidirectional communication between master(s) and slave(s). A master (typically a microcontroller) initiates all data transfers to and from the MAX6965 and generates the SCL clock that synchronizes the data transfer (Figure 2). The MAX6965 SDA line operates as both an input and an open-drain output. A pullup resistor, typically $4.7 k\Omega$ , is required on SDA. The MAX6965 SCL line operates only as an input. A pullup resistor, typically $4.7 k\Omega$ , is required on SCL if there are multiple masters on the 2-wire interface, or if the master in a single-master system has an open-drain SCL output. Each transmission consists of a START condition (Figure 3) sent by a master, followed by the MAX6965 7-bit slave address plus R/W bit, a register address byte, one or more data bytes, and finally a STOP condition (Figure 3). #### Start and Stop Conditions Both SCL and SDA remain high when the interface is not busy. A master signals the beginning of a transmission with a START (S) condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP (P) condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission (Figure 3). #### Bit Transfer One data bit is transferred during each clock pulse. The data on SDA must remain stable while SCL is high (Figure 4). #### Acknowledge The acknowledge bit is a clocked 9th bit that the recipient uses to handshake receipt of each byte of data (Figure 5). Thus, each byte transferred effectively requires 9 bits. The master generates the 9th clock pulse, and the recipient pulls down SDA during the acknowledge clock pulse so the SDA line is stable low Figure 6. Slave Address Table 1. MAX6965 I<sup>2</sup>C Slave Address Map | PIN AD0 | | DEVICE ADDRESS | | | | | | | | | | | | |---------|----|----------------|-----|----|----|----|----|--|--|--|--|--|--| | | A6 | <b>A</b> 5 | A4 | А3 | A2 | A1 | Α0 | | | | | | | | SCL | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | SDA | 1 | 1 | 0 0 | | 1 | 0 | 0 | | | | | | | | GND | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | | | V+ | 0 | 1 | 0 | 0 | 1 | 0 | 0 | | | | | | | **Table 2. Register Address Map** | REGISTER | ADDRESS CODE<br>(hex) | AUTOINCREMENT<br>ADDRESS | |--------------------------|-----------------------|--------------------------| | Blink phase 0 outputs | 0x01 | 0x01 (no change) | | User RAM | 0x03 | 0x03 (no change) | | Blink phase 1 outputs | 0x09 | 0x09 (no change) | | Master, O8 intensity | 0x0E | 0x0E (no change) | | Configuration | 0x0F | 0x0F (no change) | | Outputs intensity O1, O0 | 0x10 | 0x11 | | Outputs intensity O3, O2 | 0x11 | 0x12 | | Outputs intensity O5, O4 | 0x12 | 0x13 | | Outputs intensity 07, 06 | 0x13 | 0x10 | during the high period of the clock pulse. When the master is transmitting to the MAX6965, the device generates the acknowledge bit because the MAX6965 is the recipient. When the MAX6965 is transmitting to the master, the master generates the acknowledge bit because the master is the recipient. #### Slave Address The MAX6965 has a 7-bit long slave address (Figure 6). The eighth bit following the 7-bit slave address is the R/W bit. The R/W bit is low for a write command, high for a read command. The second (A5), third (A4), fourth (A3), sixth (A1), and last (A0) bits of the MAX6965 slave address are always 1, 0, 0, 0, and 0. Slave address bits A6 and A2 are selected by the address input AD0. AD0 can be connected to GND, V+, SDA, or SCL. The MAX6965 has four possible slave addresses (Table 1), and therefore a maximum of four MAX6965 devices can be controlled independently from the same interface. #### Message Format for Writing the MAX6965 A write to the MAX6965 comprises the transmission of the MAX6965's slave address with the $R/\overline{W}$ bit set to zero, followed by at least 1 byte of information. The first byte of information is the command byte. The command byte determines which register of the MAX6965 is to be written to by the next byte, if received (Table 2). If a STOP condition is detected after the command byte is received, then the MAX6965 takes no further action beyond storing the command byte. Any bytes received after the command byte are data bytes. The first data byte goes into the internal register of the MAX6965 selected by the command byte (Figure 8). If multiple data bytes are transmitted before a STOP condition is detected, these bytes are generally stored in subsequent MAX6965 internal registers because the command byte address autoincrements (Table 2). A diagram of a write to the output ports registers (blink phase 0 register or blink phase 1 register) is given in Figure 10. Figure 7. Command Byte Received Figure 8. Command and Single Data Byte Received Figure 9. n Data Bytes Received Figure 10. Write Timing Diagram #### Message Format for Reading The MAX6965 is read using the MAX6965's internally stored command byte as an address pointer the same way the stored command byte is used as an address pointer for a write. The pointer autoincrements after each data byte is read using the same rules as for a write (Table 2). Thus, a read is initiated by first configuring the MAX6965's command byte by performing a write (Figure 7). The master can now read n consecutive bytes from the MAX6965 with the first data byte being read from the register addressed by the initialized command byte. When performing read-after-write verification, remember to reset the command byte's address because the stored command byte address has been autoincremented after the write (Table 2). #### **Operation with Multiple Masters** If the MAX6965 is operated on a 2-wire interface with multiple masters, a master reading the MAX6965 should use a repeated start between the write, which sets the MAX6965's address pointer, and the read(s) that takes the data from the location(s) (Table 2). This is because it is possible for master 2 to take over the bus after master 1 has set up the MAX6965's address pointer but before master 1 has read the data. If master 2 subsequently changes the MAX6965's address pointer, then master 1's delayed read can be from an unexpected location. #### **Command Address Autoincrementing** The command address stored in the MAX6965 circulates around grouped register functions after each data byte is written or read (Table 2). #### **Device Reset** The reset input RST is an active-low input. When taken low, RST clears any transaction to or from the MAX6965 on the serial interface and configures the internal registers to the same state as a power-up reset (Table 3). The MAX6965 then waits for a START condition on the serial interface. ### Detailed Description #### Initial Power-Up On power-up, and whenever the $\overline{\text{RST}}$ input is pulled low, all control registers are reset and the MAX6965 enters standby mode (Table 3). Power-up status makes all outputs logic high (high impedance if external pullup resistors are not fitted) and disables both the PWM oscillator and blink functionality. The $\overline{\text{RST}}$ input can be used as a hardware shutdown input, which effectively turns off any LED (or other) loads and puts the device into its lowest power condition. #### **Configuration Register** The configuration register is used to configure the PWM intensity mode and blink behavior, operate the O8 output, and read back the BLINK input logic level (Table 4). #### **Blink Mode** In blink mode, the outputs can be flipped between using either the blink phase 0 register or the blink phase 1 register. Flip control is both hardware (the BLINK input) and software control (the blink flip flag B in the configuration register) (Table 4). The blink function can be used for LED effects by programming different display patterns in the two sets of output port registers, and using the software or hardware controls to flip between the patterns. If the blink phase 1 register is written with 0xFF, then the BLINK input can be used as a hardware disable to, for example, instantly turn off an LED pattern programmed into the blink phase 0 register. This technique can be further extended by driving the BLINK input with a PWM signal to modulate the LED current to provide fading effects. The blink mode is enabled by setting the blink enable flag E in the configuration register (Table 4). When blink mode is enabled, the state of the blink flip flag and BLINK input are EXOR'ed to set the phase, and the outputs are set by either the blink phase 0 registers or the blink phase 1 registers (Figure 11, Table 5). The blink mode is disabled by clearing the blink enable flag E in the configuration register (Table 4). When blink mode is disabled, the state of the blink flip flag is ignored, and the blink phase 0 registers alone control the outputs. The logic status of BLINK is made available as the readonly blink status flag blink in the configuration register (Table 4). This flag allows BLINK to be used as an extra general-purpose input (GPI) in applications not using the blink function. When BLINK is going to be used as a GPI, blink mode should be disabled by clearing the blink enable flag E in the configuration register (Table 4). #### **Blink Phase Register** When the blink function is disabled, the blink phase 0 register sets the logic levels of the eight outputs (O0 through O7) (Table 6). A duplicate register called the blink phase 1 register is also used if the blink function is enabled (Table 7). A logic high sets the appropriate output high impedance, while a logic low makes the port go low. Reading a blink phase register reads the value stored in the register, not the actual port condition. The port output itself may or may not be at a valid logic level, depending on the external load connected. The 9th output, O8, is controlled through 2 bits in the configuration register, which provide the same static or blink control as the other eight output ports. **Table 3. Power-Up Configuration** | REGISTER FUNCTION | POWER-UP CONDITION | ADDRESS<br>CODE | | | RE | GISTE | R DA | TA | | | | | | | | | |----------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------|----|----|----|-------|------|----|----|----|--|--|--|--|--|--| | | | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | Blink phase 0 outputs | High-impedance outputs | 0x01 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | User RAM | 0xFF | 0x03 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | Blink phase 1 outputs | High-impedance outputs | 0x09 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | Master, O8 intensity | PWM oscillator is disabled; O8 is static logic output | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | | | | Configuration | O8 is high-impedance output;<br>blink is disabled;<br>global intensity is enabled | 0x0F | 0 | Х | 1 | 1 | 0 | 1 | 0 | 0 | | | | | | | | Outputs intensity O1, O0 | O1, O0 are static logic outputs | 0x10 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | Outputs Intensity O3, O2 | O3, O2 are static logic outputs | 0x11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | Outputs intensity O5, O4 | O5, O4 are static logic outputs | 0x12 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | Outputs intensity O7, O6 O7, O6 are static logic outputs | | 0x13 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | X = Don't care. **Table 4. Configuration Register** | REGISTER | | ADDRESS<br>CODE | | | ı | REGISTE | R DATA | 1 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|----|-----------------|--------|---------|--------|---------------------|------------|-----------------| | | | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | CONFIGURATION | R/W | | I | BLINK<br>STATUS | OUTPUT | 80 | I | GLOBAL<br>INTENSITY | BLINK FLIP | BLINK<br>ENABLE | | Write device configuration | 0 | | Χ | BLINK | 01 | 00 | Χ | G | В | Е | | Read-back device configuration | 1 | | 0 | DLINK | O1 | 00 | 0 | 5 | ם | | | Disable blink | - | | Χ | X | Χ | Χ | Χ | Χ | Χ | 0 | | Enable blink | _ | 0x0F | Χ | Х | Χ | Χ | Χ | Χ | Χ | 1 | | Flip bliply register (age tout) | _ | UXUF | Χ | Х | Χ | Χ | Χ | Χ | 0 | 1 | | Flip blink register (see text) | _ | | Χ | Х | Х | Χ | Χ | Χ | 1 | 1 | | Disable global intensity control—intensity is set by registers 0x10–0x13 for ports O0 through O7 when configured as outputs, and by D3–D0 of register 0x0E for output O8 | _ | | X | Х | Χ | Х | X | 0 | X | Х | | Enable global intensity control—intensity for all ports configured as outputs is set by D3–D0 of register 0x0E | _ | | Х | Х | Х | Х | Х | 1 | Х | Х | X = Don't care. **Table 4. Configuration Register (continued)** | REGISTER | | ADDRESS<br>CODE | | | ı | REGISTE | ER DATA | 1 | | | |----------------------------------------------------|-----|-----------------|----|-----------------|--------|---------|---------|---------------------|------------|-----------------| | | | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | CONFIGURATION | R/W | | I | BLINK<br>STATUS | OUTPUT | 80 | I | GLOBAL<br>INTENSITY | BLINK FLIP | BLINK<br>ENABLE | | Write device configuration | 0 | | Χ | BLINK | 01 | 00 | Χ | G | В | Е | | Read-back device configuration | 1 | | 0 | DLINK | O1 | 00 | 0 | G | ь | | | O8 output is low (blink is disabled) | _ | | Χ | Χ | Χ | 0 | 0 | Χ | Χ | 0 | | O8 output is high impedance (blink is disabled) | _ | 0x0F | Χ | X | Χ | 1 | 0 | X | Χ | 0 | | O8 output is low during blink phase 0 | _ | | Χ | Х | Χ | 0 | 0 | Х | Χ | 1 | | O8 output is high impedance during blink phase 0 | _ | | Х | Х | X | 1 | 0 | X | X | 1 | | O8 output is low during blink phase 1 | _ | | Χ | Х | 0 | Х | 0 | Х | X | 1 | | O8 output is high impedance during blink phase 1 | _ | | Х | Х | 1 | Х | 0 | X | Х | 1 | | Read-back BLINK input pin status; input is low | 1 | | Х | 0 | Х | Х | Х | Х | Х | Х | | Read-back BLINK input pin status;<br>input is high | 1 | | Х | 1 | Х | Х | Х | Х | Х | Х | X = Don't care. **Table 5. Blink Controls** | BLINK ENABLE<br>FLAG<br>E | BLINK FLIP<br>FLAG<br>B | BLINK INPUT<br>PIN | BLINK FLIP FLAG<br>EXOR<br>BLINK INPUT PIN | BLINK<br>FUNCTION | OUTPUT REGISTERS<br>USED | |---------------------------|-------------------------|--------------------|--------------------------------------------|-------------------|--------------------------| | 0 | X | X | X | Disabled | Blink phase 0 | | | 0 | 0 | 0 | | Blink phase 0 | | 4 | 0 | 1 | 1 | Enabled | Blink phase 1 | | ' | 1 | 0 | 1 | Enabled | Blink phase 1 | | | 1 | 1 | 0 | | Blink phase 0 | X = Don't care. ## Table 6. Blink Phase 0 Register | REGISTER | R/W | ADDRESS<br>CODE | | | İ | REGISTE | R DATA | 1 | | | |---------------------------|-----|-----------------|-----|-----|-----|---------|--------|-----|-----|-----| | | | (hex) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write outputs phase 0 | 0 | 0x01 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | | Read-back outputs phase 0 | 1 | UXUT | 017 | 000 | 015 | 014 | 013 | UP2 | OPI | OPU | ## Table 7. Blink Phase 1 Register | REGISTER | R/W | ADDRESS<br>CODE | | | | REGISTE | ER DATA | 1 | | | |---------------------------|-----|-----------------|-----|-----|-----|---------|---------|-----|-----|-----| | | | (hex) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Write outputs phase 1 | 0 | 0,,00 | OD7 | ODC | ODE | OD4 | ODO | ODO | OD1 | ODO | | Read-back outputs phase 1 | 1 | 0x09 | OP7 | OP6 | OP5 | OP4 | OP3 | OP2 | OP1 | OP0 | ## **Table 8. PWM Application Scenarios** | APPLICATION | RECOMMENDED CONFIGURATION | |----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All outputs static without PWM | Set the master, O8 intensity register 0x0E to any value from 0x00 to 0x0F. The global intensity G bit in the configuration register is don't care. The output intensity registers 0x10 through 0x13 are don't care. | | A mix of static and PWM outputs, with PWM outputs using different PWM settings | Set the master, O8 intensity register 0x0E to any value from 0x10 to 0xFF. Clear global intensity G bit to 0 in the configuration register to disable global intensity control. For the static outputs, set the output intensity value to 0xF. For the PWM outputs, set the output intensity value in the range 0x0 to 0xE. | | A mix of static and PWM outputs, with PWM outputs all using the same PWM setting | As above. Global intensity control cannot be used with a mix of static and PWM outputs, so write the individual intensity registers with the same PWM value. | | All outputs PWM using the same PWM setting | Set the master, O8 intensity register 0x0E to any value from 0x10 to 0xFF. Set global intensity G bit to 1 in the configuration register to enable global intensity control. The master, O8 intensity register 0x0E is the only intensity register used. The output intensity registers 0x10 through 0x13 are don't care. | #### **PWM Intensity Control** The MAX6965 includes an internal oscillator, nominally 32kHz, to generate PWM timing for LED intensity control or other applications such as PWM trim DACs. PWM can be disabled entirely for all the outputs. In this case, all outputs are static and the MAX6965 operating current is lowest because the internal PWM oscillator is turned off. The MAX6965 can be configured to provide any combination of PWM outputs and glitch-free logic outputs. Each PWM output has an individual 4-bit intensity control (Table 12). When all outputs are to be used with the same PWM setting, the outputs can be controlled together instead of using the global intensity control (Table 11). Table 8 shows how to set up the MAX6965 to suit a particular application. #### **PWM Timing** The PWM control uses a 240-step PWM period, divided into 15 master intensity timeslots. Each master intensity timeslot is divided further into 16 PWM cycles (Figure 12). The master intensity operates as a gate, allowing the individual output settings to be enabled from 1 to 15 timeslots per PWM period (Figures 13, 14, and 15) (Table 11). Figure 11. BLINK Logic Each output's individual 4-bit intensity control only operates during the number of timeslots gated by the master intensity. The individual controls provide 16 intensity settings from 1/16 through 16/16 (Table 12). Figures 16, 17, and 18 show examples of individual intensity control settings. The highest value an individual or global setting can be set to is 16/16. This setting forces the output to ignore the master control, and follow the logic level set by the appropriate blink phase register bit. The output becomes a glitch-free static output with no PWM. ## Using PWM Intensity Controls with Blink Disabled When blink is disabled (Table 5), the blink phase 0 register specifies each output's logic level during the PWM ontime (Table 6). The effect of setting an output's blink phase 0 register bit to 0 or 1 is shown in Table 9. With its output bit set to zero, an LED can be controlled with 16 intensity settings from 1/16th duty through fully on, but cannot be turned fully off using the PWM intensity control. With its output bit set to 1, an LED can be controlled with 16 intensity settings from fully off through 15/16th duty. #### Using PWM Intensity Controls with Blink Enabled When blink is enabled (Table 5), the blink phase 0 register and blink phase 1 register specify each output's logic level during the PWM on-time during the respective blink phases (Tables 6 and 7). The effect of setting an output's blink phase register bit to 0 or 1 is shown in Table 10. LEDs can be flipped between either directly on and off, or between a variety of high/low PWM intensities. Figure 12. PWM Timing #### Global/O8 Intensity Control The 4 bits used for output O8's PWM individual intensity setting also double as the global intensity control (Table 11). Global intensity simplifies the PWM settings when the application requires them all to be the same, such as for backlight applications, by replacing the nine individual settings with one setting. Global intensity is enabled with the global intensity flag G in the configuration register (Table 4). When global PWM control is used, the 4 bits of master intensity and 4 bits of O8 intensity effectively combine to provide an 8-bit, 240-step intensity control applying to all outputs. It is not possible to apply global PWM control to a subset of the ports, and use the others as logic outputs. To mix static logic outputs and PWM outputs, individual PWM control must be selected (Table 8). Figure 13. Master Set to 1/15 Figure 14. Master Set to 14/15 Figure 15. Master Set to 15/15 ### **Applications Information** #### **Output Level Translation** The open-drain output architecture allows the ports to level translate the outputs to higher or lower voltages than the MAX6965 supply. An external pullup resistor can be used on any output to convert the high-impedance logic-high condition to a positive voltage level. The resistor can be connected to any voltage up to 7V. For interfacing CMOS inputs, a pullup resistor value of $220k\Omega$ is a good starting point. Use a lower resistance to improve noise immunity, in applications where power consumption is less critical, or where a faster rise time is needed for a given capacitive load. #### **Driving LED Loads** When driving LEDs, a resistor in series with the LED must be used to limit the LED current to no more than 50mA. Choose the resistor value according to the following formula: where: $R_{LED}$ is the resistance of the resistor in series with the LED $(\Omega)$ . VSUPPLY is the supply voltage used to drive the LED (V). VI FD is the forward voltage of the LED (V). $V_{OL}$ is the output low voltage of the MAX6964 when sinking $I_{LED}$ (V). ILED is the desired operating current of the LED (A). For example, to operate a 2.2V red LED at 14mA from a 5V supply, $R_{LED}$ = (5 - 2.2 - 0.25) / 0.014 = 182 $\Omega$ . Figure 16. Individual (or Global) Set to 1/16 Figure 17. Individual (or Global) Set to 15/16 | | | MASTER INTENSITY TIMESLOT CONTROL IS IGNORED | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | |---|---|----------------------------------------------|---|---|---|---|---|---|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure 18. Individual (or Global) Set to 16/16 #### **Driving Load Currents Higher than 50mA** The MAX6965 can be used to drive loads drawing more than 50mA, like relays and high-current white LEDs, by paralleling outputs. Use at least one output per 50mA of load current; for example, a 6V 330mW relay draws 55mA and needs two paralleled outputs to drive it. Ensure that the paralleled outputs chosen are controlled by the same blink phase register, i.e., select outputs from the O0 through O7 range. This way, the paralleled outputs are turned on and off together. Do not use output O8 as part of a load-sharing design. O8 cannot be switched at the same time as any of the other outputs because it is controlled by a different register. The MAX6965 must be protected from the negative voltage transient generated when switching off inductive loads, such as relays, by connecting a reverse-biased diode across the inductive load (Figure 19). The peak current through the diode is the inductive load's operating current. #### **Power-Supply Considerations** The MAX6965 operates with a power-supply voltage of 2V to 3.6V. Bypass the power supply to GND with at least 0.047µF as close to the device as possible. Figure 19. Diode-Protected Switching Inductive Load ### Table 9. PWM Intensity Settings (Blink Disabled) | OUTPUT<br>(OR<br>GLOBAL)<br>INTENSITY | OUTPUT BLI | TY CYCLE<br>NK PHASE 0<br>R BIT = 0 | LED BEHAVIOR WHEN OUTPUT BLINK PHASE 0 REGISTER BIT = 0 (LED IS ON WHEN | | TY CYCLE<br>NK PHASE 0<br>R BIT = 1 | LED BEHAVIOR WHEN OUTPUT BLINK PHASE 0 REGISTER BIT = 1 (LED IS ON WHEN | |---------------------------------------|------------|-------------------------------------|-------------------------------------------------------------------------|-----------------------|-------------------------------------|-------------------------------------------------------------------------| | SETTING | LOW TIME | HIGH TIME | OUTPUT IS LOW) | LOW TIME | HIGH TIME | OUTPUT IS LOW) | | 0x0 | 1/16 | 15/16 | Lowest PWM intensity | 15/16 | 1/16 | Highest PWM intensity | | 0x1 | 2/16 | 14/16 | | 14/16 | 2/16 | | | 0x2 | 3/16 | 13/16 | | 13/16 | 3/16 | | | 0x3 | 4/16 | 12/16 | > | 12/16 | 4/16 | <b>↑</b> | | 0x4 | 5/16 | 11/16 | PWM intensity | 11/16 | 5/16 | | | 0x5 | 6/16 | 10/16 | inte | 10/16 | 6/16 | ens | | 0x6 | 7/16 | 9/16 | $\geq$ | 9/16 | 7/16 | increasing PWM intensity | | 0x7 | 8/16 | 8/16 | | 8/16 | 8/16 | N | | 0x8 | 9/16 | 7/16 | ← Increasing | 7/16 | 9/16 | g B | | 0x9 | 10/16 | 6/16 | orea | 6/16 | 10/16 | asir | | 0xA | 11/16 | 5/16 | - Inc | 5/16 | 11/16 | cre | | 0xB | 12/16 | 4/16 | ₩ | 4/16 | 12/16 | 드 | | 0xC | 13/16 | 3/16 | | 3/16 | 13/16 | | | 0xD | 14/16 | 2/16 | | 2/16 | 14/16 | | | 0xE | 15/16 | 1/16 | Highest PWM intensity | 1/16 | 15/16 | Lowest PWM intensity | | 0xF | Static low | Static low | Full intensity, no PWM (LED on continuously) | Static high impedance | Static high impedance | LED off continuously | Table 10. PWM Intensity Settings (Blink Enabled) | OUTPUT | (OR BLINK PHASE X BLINK PHASE X | | | | | D BLINK BEHAVIOR<br>N OUTPUT IS LOW) | | | |-----------------------------|-------------------------------------|---------------|-----------------------|-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | (OR<br>GLOBAL)<br>INTENSITY | REGIS<br>BIT | STER | | STER | BLINK PHASE 0 REGISTER BIT = 0 | BLINK PHASE 0 REGISTER BIT = 1 | | | | SETTING | LOW<br>TIME | HIGH<br>TIME | LOW<br>TIME | HIGH<br>TIME | BLINK PHASE 1 REGISTER BIT = 1 | BLINK PHASE 1 REGISTER BIT = 0 | | | | 0x0 | 1/16 | 15/16 | 15/16 | 1/16 | | | | | | 0x1 | 2/16 | 14/16 | 14/16 | 2/16 | | | | | | 0x2 | 3/16 | 13/16 | 13/16 | 3/16 | Disease O. I. E.D. are at least interesity. | | | | | 0x3 | 4/16 | 12/16 | 12/16 | 4/16 | Phase 0: LED on at low intensity Phase 1: LED on at high intensity | Phase 0: LED on at high intensity Phase 1: LED on at low intensity | | | | 0x4 | 5/16 | 11/16 | 11/16 | 5/16 | Thase I. LLB off at high interiors | That is the interest of in | | | | 0x5 | 6/16 | 10/16 | 10/16 | 6/16 | | | | | | 0x6 | 7/16 | 9/16 | 9/16 | 7/16 | | | | | | 0x7 | 8/16 | 8/16 | 8/16 | 8/16 | Output is half intensity of | during both blink phases | | | | 0x8 | 9/16 | 7/16 | 7/16 | 9/16 | | | | | | 0x9 | 10/16 | 6/16 | 6/16 | 10/16 | | | | | | 0xA | 11/16 | 5/16 | 5/16 | 11/16 | | | | | | 0xB | 12/16 | 4/16 | 4/16 | 12/16 | Phase 0: LED on at high intensity Phase 1: LED on at low intensity | Phase 0: LED on at low intensity Phase 1: LED on at high intensity | | | | 0xC | 13/16 | 3/16 | 3/16 | 13/16 | Thase T. LLD on at low intensity | Thase T. LLD of at high intensity | | | | 0xD | 14/16 | 2/16 | 2/16 | 14/16 | | | | | | 0xE | 15/16 | 1/16 | 1/16 | 15/16 | | | | | | 0xF | Static<br>low | Static<br>low | Static high impedance | Static high impedance | Phase 0: LED on continuously<br>Phase 1: LED off continuously | Phase 0: LED off continuously<br>Phase 1: LED on continuously | | | Table 11. Master, O8 Intensity Register | REGISTER | | ADDRESS<br>CODE | | | I | REGISTE | R DATA | , | | | |--------------------------------------------------------------------------------------------------------------------|-----|-----------------|------|---------|---------|---------|--------|---------|--------|-----| | | R/W | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | MACTED AND CLODAL INTENCITY | | | MSB | | | LSB | MSB | | | LSB | | MASTER AND GLOBAL INTENSITY | | | M | ASTER I | NTENSIT | ГΥ | | O8 INTI | ENSITY | | | Write master and global intensity | 0 | | МЗ | M2 | M1 | MO | G3 | G2 | G1 | G0 | | Read-back master and global intensity | 1 | | IVI3 | IVI∠ | IVI I | IVIU | G3 | G2 | G | GU | | Master intensity duty cycle is 0/15 (off); internal oscillator is disabled; all outputs will be static with no PWM | _ | | 0 | 0 | 0 | 0 | _ | _ | _ | _ | | Master intensity duty cycle is 1/15 | _ | | 0 | 0 | 0 | 1 | _ | _ | _ | _ | | Master intensity duty cycle is 2/15 | _ | | 0 | 0 | 1 | 0 | | _ | _ | _ | | Master intensity duty cycle is 3/15 | _ | | 0 | 0 | 1 | 1 | _ | _ | _ | _ | | _ | _ | | _ | | | | | _ | | _ | | Master intensity duty cycle is 13/15 | _ | 0X0E | 1 | 1 | 0 | 1 | | _ | _ | — | | Master intensity duty cycle is 14/15 | _ | | 1 | 1 | 1 | 0 | | _ | | | | Master intensity duty cycle is 15/15 (full) | _ | | 1 | 1 | 1 | 1 | | _ | | | | | | | | | | | | | | | | O8 intensity duty cycle is 1/16 | _ | | _ | _ | | | 0 | 0 | 0 | 0 | | O8 intensity duty cycle is 2/16 | _ | | _ | | | | 0 | 0 | 0 | 1 | | O8 intensity duty cycle is 3/16 | _ | | _ | | | | 0 | 0 | 1 | 0 | | _ | _ | | _ | _ | _ | | _ | _ | _ | _ | | O8 intensity duty cycle is 14/16 | _ | | | _ | _ | _ | 1 | 1 | 0 | 1 | | O8 intensity duty cycle is 15/16 | _ | | _ | | _ | _ | 1 | 1 | 1 | 0 | | O8 intensity duty cycle is 16/16 (static output, no PWM) | | | _ | _ | _ | _ | 1 | 1 | 1 | 1 | 8 \_\_\_\_\_\_ NIXI/N **Table 12. Output Intensity Registers** | REGISTER | | ADDRESS<br>CODE | | | ı | REGISTE | R DATA | 1 | | | |----------------------------------------------------------------------|-----|-----------------|------|---------|---------|-----------|------------|-----------|--------|------| | | R/W | (HEX) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | OUTDUTO OF SO INTENSITY | | | MSB | | | LSB | MSB | | | LSB | | OUTPUTS 01, 00 INTENSITY | | | OU. | TPUT 01 | INTENS | ITY | OU. | TPUT OO | INTENS | ITY | | Write output O1, O0 intensity | 0 | | O1I3 | 0112 | 0111 | 0110 | 0013 | 0012 | O0I1 | 0010 | | Read-back output O1, O0 intensity | 1 | | 0113 | 0112 | OIII | 0110 | 0013 | 0012 | 0011 | 0010 | | Output O1 intensity duty cycle is 1/16 | _ | | 0 | 0 | 0 | 0 | | _ | _ | _ | | Output O1 intensity duty cycle is 2/16 | _ | | 0 | 0 | 0 | 1 | | _ | | | | Output O1 intensity duty cycle is 3/16 | _ | | 0 | 0 | 1 | 0 | | _ | _ | _ | | | _ | | | _ | | _ | | _ | | | | Output O1 intensity duty cycle is 14/16 | _ | | 1 | 1 | 0 | 1 | | _ | _ | _ | | Output O1 intensity duty cycle is 15/16 | _ | | 1 | 1 | 1 | 0 | | _ | _ | _ | | Output O1 intensity duty cycle is 16/16 (static logic level, no PWM) | _ | 0X10 | 1 | 1 | 1 | 1 | _ | _ | _ | _ | | | | | | • | | • | | • | | | | Output O0 intensity duty cycle is 1/16 | _ | | _ | _ | _ | _ | 0 | 0 | 0 | 0 | | Output O0 intensity duty cycle is 2/16 | _ | | _ | _ | | _ | 0 | 0 | 0 | 1 | | Output O0 intensity duty cycle is 3/16 | _ | | _ | _ | | _ | 0 | 0 | 1 | 0 | | <u> </u> | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | Output O0 intensity duty cycle is 14/16 | _ | | _ | _ | _ | _ | 1 | 1 | 0 | 1 | | Output 00 intensity duty cycle is 15/16 | _ | | _ | _ | | _ | 1 | 1 | 1 | 0 | | Output O0 intensity duty cycle is 16/16 (static logic level, no PWM) | _ | | l | _ | _ | _ | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | OUTPUTS 03, 02 INTENSITY | | | MSB | | | LSB | MSB | | | LSB | | 0011 010 00, 02 INTENOTT | | 0x11 | OU | TPUT O3 | INTENS | ITY | OU. | TPUT O2 | INTENS | ITY | | Write output O3, O2 intensity | 0 | OXII | 0313 | 0312 | 0311 | 0310 | 0213 | 0212 | 0211 | 0210 | | Read-back output O3, O2 intensity | 1 | | 0010 | 0312 | 0311 | 0310 | 0210 | OZIZ | OZIT | 0210 | | | | | | | | | | | | | | OUTPUTS 05, 04 INTENSITY | | | MSB | | | LSB | MSB | | | LSB | | 0011 010 03, 04 INTENSITI | | 0x12 | OU | TPUT O5 | INTENS | ITY | OU. | TPUT 04 | INTENS | ITY | | Write output O5, O4 intensity | 0 | OXIL | O5l3 | 0512 | O5I1 | O5I0 | O4I3 | 0412 | O4I1 | O4I0 | | Read-back output O5, O4 intensity | 1 | | 0313 | 0312 | 0311 | 0310 | 0413 | 0412 | 0411 | 0410 | | | | | | | | | ı | | | | | OUTPUTS 07, 06 INTENSITY | | | MSB | | | LSB | MSB | | | LSB | | | | 0x13 | OU. | TPUT 07 | INTENS | ΙΤΥ | OU. | TPUT 06 | INTENS | ITY | | Write output O7, O6 intensity | 0 | <br> | O7I3 | 0712 | 0711 | 0710 | 0613 | 0612 | O6l1 | 0610 | | Read-back output O7, O6 intensity | 1 | | | | | | | | | | | OUTPUT O8 INTENSITY | | | | See | master, | 08 intens | ity regist | er (Table | : 11). | | ## \_Pin Configurations (continued) ## \_Chip Information TRANSISTOR COUNT: 17,611 PROCESS: BiCMOS QSOP.EPS # 9-Output LED Driver with Intensity Control ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.) | | INCH | ES | MILLIM | ETERS | |-----|-------|--------|----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | .061 | .068 | 1.55 | 1.73 | | A1 | .004 | .0098 | 0.102 | 0.249 | | A2 | .055 | .061 | 1.40 | 1.55 | | В | .008 | .012 | 0.20 | 0.30 | | С | .0075 | .0098 | 0.191 | 0.249 | | D | | SEE VA | RIATION: | 2 | | Ε | .150 | .157 | 3.81 | 3.99 | | е | .025 | 5 BSC | 0.635 | BSC | | Н | .230 | .244 | 5.84 | 6.20 | | h | .010 | .016 | 0.25 | 0.41 | | L | .016 | .035 | 0.41 | 0.89 | | N | | SEE VA | RIATION: | 2 | | α | 0* | 8* | 0* | 8* | #### VARIATIONS: | | INCHE | 2 | MILLIM | ETERS | | | |---|-------|-------|--------|-------|----|----| | | MIN. | MAX. | MIN. | MAX. | N | | | D | .189 | .196 | 4.80 | 4.98 | 16 | ΑB | | S | .0020 | .0070 | 0.05 | 0.18 | | | | D | .337 | .344 | 8.56 | 8.74 | 20 | ΑD | | S | .0500 | .0550 | 1.270 | 1.397 | | | | D | .337 | .344 | 8.56 | 8.74 | 24 | ΑE | | S | .0250 | .0300 | 0.635 | 0.762 | | | | D | .386 | .393 | 9.80 | 9.98 | 28 | ΑF | | S | .0250 | .0300 | 0.635 | 0.762 | | | #### NOTES: - 1). D & E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. 2). MOLD FLASH OR PROTRUSIONS NOT TO EXCEED .006" PER SIDE. - 3). CONTROLLING DIMENSIONS: INCHES. 4). MEETS JEDEC MO137. PROPRIETARY INFORMATION TITLE: PACKAGE OUTLINE, QSOP .150", .025" LEAD PITCH APPROVAL. DOCUMENT CONTROL NO. E 1/1 21-0055 **MIXIM** ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | PKG | | 12L 3x3 | | 16L 3x3 | | | | |------|------|----------|------|-----------|------|------|--| | REF. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | | ь | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | | | D | 2.90 | 3.00 | 3.10 | 2.90 | 3.00 | 3.10 | | | Е | 2.90 | 3.00 | 3.10 | 2.90 | 3.00 | 3.10 | | | е | | 0.50 BSC | | 0.50 BSC. | | | | | L | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | | | N | | 12 | | 16 | | | | | ND | | 3 | | 4 | | | | | NE | | 3 | | 4 | | | | | A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | | | A2 | | 0.20 REF | | 0.20 REF | | | | | k | 0.25 | - | - | 0.25 | - | - | | | EXPOSED PAD VARIATIONS | | | | | | | | | | | | | |------------------------|----|------|------|------|------|------|------|-------------|--------|--|--|--| | PKG.<br>CODES | | D2 | | | E2 | | | PIN ID | IEDEO | | | | | | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | PIN ID | JEDEC | | | | | T1233- | 1 | 0.95 | 1.10 | 1.25 | 0.95 | 1.10 | 1.25 | 0.35 x 45° | WEED-1 | | | | | T1633- | 1 | 0.95 | 1.10 | 1.25 | 0.95 | 1.10 | 1.25 | 0.35 x 45° | WEED-2 | | | | | T1633F | -3 | 0.65 | 0.80 | 0.95 | 0.65 | 0.80 | 0.95 | 0.225 x 45° | - | | | | #### NOTES - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. - THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - ⚠ DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.20 mm AND 0.25 mm FROM TERMINAL TIP. - ⚠ ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - ▲ COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - 9. DRAWING CONFORMS TO JEDEC MO220 REVISION C. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.