## TENTATIVE TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

## 36M 2.5V Pipelined NtRAM ${ }^{\text {TM }}$ 1M Word by 36Bit SYNCHRONOUS NO-TURNAROUND STATIC RAM DESCRIPTION

The TC55WDM536AFFN is a synchronous static random access memory (SRAM) organized as $1,048,576$ words by 36 bits. NtRAM ${ }^{T M}$ (no-turnaround SRAM) offers high bandwidth by eliminating dead cycles during the transition from a read to a write and vice versa. All inputs except Output Enable $\overline{\mathrm{OE}}$ and the Snooze pin ZZ are synchronized with the rising edge of the CLK input. A Read operation is initiated by the ADV Address Advanced Input signal ; the input from the address pins and all control pins except the $\overline{\mathrm{OE}}$ and ZZ pins are loaded into the internal registers on the rising edge of CLK in the cycle in which ADV is asserted. The output data is available two clock cycles later. Write operations are internally self-timed and are initiated by the rising edge of CLK in the cycle in which ADV is asserted. The input from the address pins and all control pins except the $\overline{\mathrm{OE}}$ and ZZ pins are loaded into the internal registers on the rising edge of CLK in the cycle in which $A D V$ is asserted. Input data is loaded in the third cycle after the cycle in which ADV is asserted. Byte Write Enables ( $\overline{\mathrm{BW} 1}$ to $\overline{\mathrm{BW} 4}$ ) allow from one to four Byte Write operations to be performed. A 2 -bit burst address counter and control logic are integrated into this SRAM. The TC55WDM536AFFN uses a single power supply ( 2.5 V ) and is available in a 100 -pin lowprofile plastic QFP (LQFP).

## FEATURES

- Organized as $1,048,576$ words by 36 bits
- No-turnaround operation with pipeline data output
- 2-bit burst address counter
(support for interleaved or linear burst sequences)
- Synchronous self-timed Write
- Byte Write control
- Snooze mode pin (ZZ) for power down
- LVTTL-compatible interface


## PIN ASSIGNMENT (TOP VIEW)




- Single $2.5 \mathrm{~V} \pm 5 \%$ power supply $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDQ}}$
- Available in 100-pin LQFP package (LQFP100-P-1420-0.65B ; ,weight :
grams (typical))

|  |  | 225 | 200 | 167 | 150 | MHz |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Clock Cycle Time | $\mathrm{t}_{\mathrm{KC}}$ | 4.4 | 5.0 | 6.0 | 6.6 | ns |
| Clock Access Time | $\mathrm{t}_{\mathrm{KQV}}$ | 2.8 | 3.2 | 3.5 | 3.8 | ns |
| Operating Current | $\mathrm{I}_{\mathrm{DDO}}$ | TBD |  |  |  |  |

## PIN NAMES

| CLK | Clock Input |
| :---: | :---: |
| A0 to A19 | Address Inputs |
| $\overline{\mathrm{CE}}, \overline{\mathrm{CE} 2}, \mathrm{CE} 2$ | Chip Enable Inputs |
| $\overline{\mathrm{OE}}$ | Output Enable Input |
| WE | Write Enable input |
| $\overline{\mathrm{BW} 1}$ to $\overline{\mathrm{BW} 4}$ | Byte Write Enable |
| ADV | Address Advance Input |
| CKE | Clock Enable |
| ZZ | Snooze Input |
| I/O1 to I/O32 | Data Inputs/Outputs |
| I/OP1 to I/OP4 | Parity Data Inputs/Outputs |
| MODE | Mode select Input |
| NC | No Connection |
| NU | Not Usable |
| $V_{\text {DD }}$ | Power Supply for Core |
| $V_{\text {DDQ }}$ | Power Supply for Output Buffer |
| $V_{S S}$ | Ground for Core |
| $V_{\text {SSQ }}$ | Ground for Output Buffer |
| $\mathrm{e}: \quad \mathrm{N} t \mathrm{RAM}$ | and No-Turnaround Random ks of Samsung Electronics Co., L |

## BLOCK DIAGRAM



## PIN DESCRIPTIONS

| PIN NUMBER | SYMBOL | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 89 | CLK | Input (NA) | Clock Input <br> All synchronous input signals are registered on the rising edge of CLK. When the chip is enabled, address inputs and control pins except for $\overline{\mathrm{OE}}$ and ZZ must meet the specified setup and hold times with respect to the CLK rising edge. |
| $\begin{aligned} & 37,36,35,34,33,32,100 \\ & 99,82,81,44,45,46,47 \\ & 48,49,50,83,84,43 \end{aligned}$ | A0 to A19 | Input <br> (synchronous) | Address Inputs <br> These address inputs are registered on the rising edge of CLK. When the chip is enabled, address inputs must meet the specified setup and hold times with respect to the CLK rising edge. |
| 98 | $\overline{\mathrm{CE}}$ | Input <br> (synchronous) | Chip Enable Input <br> This active-Low signal controls the chip status (enabled or disabled). It is sampled only when a new external address is loaded. |
| 92 | $\overline{\mathrm{CE} 2}$ | Input <br> (synchronous) | Chip Enable Input <br> This active-Low signal controls the chip status (enabled or disabled). It is sampled only when a new external address is loaded. |
| 97 | CE2 | Input (synchronous) | Chip Enable Input <br> This active-High signal controls the chip status (enabled or disabled). It is sampled only when a new external address is loaded. |
| 86 | $\overline{\mathrm{OE}}$ | Input <br> (asynchronous) | Output Enable Input <br> This active-Low signal controls all 36 bits of the I/O output buffer. |
| 88 | $\overline{\mathrm{WE}}$ | Input <br> (synchronous) | Write Enable Input <br> This active-Low input controls Read/Write operations. |
| 93, 94, 95, 96 | $\overline{\mathrm{BW} 1}$ to $\overline{\mathrm{BW} 4}$ | Input <br> (synchronous) | Byte Write Enable <br> These active-Low inputs control Byte Write operations when a Write cycle is active. A Byte Write pin controls I/O pins as follows. $\begin{aligned} & \overline{\mathrm{BW} 1}: \mathrm{I} / \mathrm{O} 1 \text { to I/O8, I/OP1 } \\ & \overline{\mathrm{BW2}}: \mathrm{I} / \mathrm{O} \text { to } \mathrm{I} / \mathrm{O} 16, \mathrm{I} / \mathrm{OP} 2 \\ & \overline{\mathrm{BW3}}: \mathrm{I} / \mathrm{O} 17 \text { to I/O24, I/OP3 } \\ & \overline{\mathrm{BW} 4}: \mathrm{I} / \mathrm{O} 25 \text { to I/O32, I/OP4 } \end{aligned}$ |
| 85 | ADV | Input <br> (synchronous) | Address Advance Input <br> This is used to load the internal registers with the input from the address and control signals when it is Low on the rising edge of CLK. When it is High, the internal burst address counter is incremented. The external address inputs are ignored when this signal is High. |
| 87 | $\overline{\text { CKE }}$ | Input <br> (synchronous) | Clock Enable <br> When High, CLK input is ignored and outputs retain the same state. |
| 64 | ZZ | Input <br> (asynchronous) | Snooze Input <br> This active-High signal is used to place the device into Sleep Mode (Low-Power Standby Mode). When Low, the device remains in the Active state. When High, the device goes into the Sleep state and memory data is retained. After this signal has been de-asserted, the device will wake up when a read or write operation is initiated by ADV. |


| PIN NUMBER | SYMBOL | TYPE | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 52,53,56,57,58,59,62, \\ & 63,68,69,72,73,74,75, \\ & 78,79,2,3,6,7,8,9,12, \\ & 13,18,19,22,23,24,25, \\ & 28,29 \end{aligned}$ | I/O1 to I/O32 | I/O <br> (synchronous) | Data Input/Output |
| 51, 80, 1, 30 | I/OP1 to I/OP4 | I/O (synchronous) | Parity Data Input/Output |
| 31 | MODE | Input (synchronous) | Mode Select Input <br> This signal selects the burst sequence. When High, the burst sequence is interleaved. When Low, it is linear. |
| 39, 42 | NC | NC | Not Connected |
| 38 | NU | Input (asynchronous) | Not Usable |
| $14,15,16,41,65,66,91$ | VDD | Supply | Power Supply for Core |
| $\begin{aligned} & 4,11,20,27,54,61,70, \\ & 77 \end{aligned}$ | VDDQ | Supply | Power Supply for Output Buffers |
| 17, 40, 67, 90 | VSS | Ground | Ground for Core |
| $\begin{aligned} & 5,10,21,26,55,60,71 \\ & 76 \end{aligned}$ | VSSQ | Ground | Ground for Output Buffers |

## OPERATING MODE

(1) Synchronous Input Truth Table

| OPERATION | $\overline{W E}$ | ADV | CE | $\overline{\mathrm{BW}}$ | Addr. Used | $\overline{\mathrm{CKE}}$ | ZZ | $\mathrm{I} / \mathrm{O}$ <br> $(2 \mathrm{cycles}$ later) |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read (begin burst) | H | L | Select | X | External | L | L | Output |
| Read (continue burst) | X | H | X | X | Internal | L | L | Output |
| Write (begin burst) | L | L | Select | L | External | L | L | Input |
| Write (continue burst) | X | H | X | L | Internal | L | L | Input |
| NOP/Write Abort (begin burst) | L | L | Select | H | X | L | L | $\mathrm{Hi}-\mathrm{Z}$ |
| Write Abort (continue burst) | X | H | X | H | Internal | L | L | $\mathrm{Hi}-\mathrm{Z}$ |
| Deselected | X | L | Deselect | X | X | L | L | $\mathrm{Hi}-\mathrm{Z}$ |
| Deselect Continue (Note 2) | X | H | X | X | X | L | L | $\mathrm{Hi}-\mathrm{Z}$ |
| Ignore Clock Edge (Note 3) | X | X | X | X | X | H | L | Previous value |
| Snooze | X | X | X | X | X | X | H | $\mathrm{Hi}-\mathrm{Z}$ |

Notes: 1. H means logical High and L means logical Low. X means Don't care.
2. A Deselect Continue cycle can only be entered if a Deselect cycle is executed before it.
3. When the Ignore Clock Edge command is asserted during a Read operation, the output data for the previous cycle still appear on the I/O pins. When the command is asserted during a Write operation, the I/O pins remain at Hi-Z and the Write operation is not executed.
4. All synchronous Inputs must exhibit adequate setup and hold times either side of the rising edge of the CLK pin.
5. ZZ input is asynchronous, but is included is this table.

## (2) Write Enable Truth Table

| OPERATION | WE | $\overline{\mathrm{BW} 1}$ | $\overline{\mathrm{BW} 2}$ | BW3 | $\overline{\mathrm{BW} 4}$ | $\mathrm{I} / \mathrm{O} 1 \text { to } \mathrm{I} / \mathrm{O} 8$ I/OP1 | $\begin{gathered} \text { I/O9 to I/O16 } \\ \text { I/OP2 } \end{gathered}$ | $\begin{gathered} \mathrm{I} / \mathrm{O} 17 \text { to I/O24 } \\ \text { I/OP3 } \end{gathered}$ | $\begin{gathered} \text { I/O25 to I/O32 } \\ \text { I/OP4 } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | X | X | X | X | Output | Output | Output | Output |
| Write | L | L | L | L | L | Input | Input | Input | Input |
|  | L | L | H | H | H | Input | Hi-Z | Hi-Z | Hi-Z |
|  | L | H | L | H | H | $\mathrm{Hi}-\mathrm{Z}$ | Input | Hi-Z | Hi-Z |
|  | L | H | H | L | H | Hi-Z | Hi-Z | Input | Hi-Z |
|  | L | H | H | H | L | Hi-Z | Hi-Z | Hi-Z | Input |
|  | L | H | H | H | H | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ | $\mathrm{Hi}-\mathrm{Z}$ |

Notes: 1. H means logical High and L means logical Low. X means Don't care.
2. The status for I/O pins described in this column appears two clock cycles after the cycle in which the Read or Write command is asserted.
(3) Asynchronous Inputs Truth Table

| OPERATION | $\overline{\mathrm{OE}}$ | ZZ | I |
| :--- | :---: | :---: | :---: |
|  | L | L | D |
| Write | H | L | $\mathrm{Hi}-\mathrm{Z}$ |
|  | X | L | $\mathrm{Din}, \mathrm{Hi}-\mathrm{Z}$ |

Notes: 1. H means logical High and L means logical Low. X means Don't care.
2. The Stop CLK Mode achieves Low-Power Standby by stopping the input clock.
3. The Snooze Mode achieves Low-Power Standby by asserting the $Z Z$ pin.
4. The cycle immediately prior to a Snooze brought about by the $Z Z$ pin must be a Read Mode or Deselect Mode cycle.
5. Memory data is retained during Snooze Mode cycles.
(4) Burst Sequence

| MODE PIN | BURST OPERATION |
| :---: | :--- |
| L | Linear burst order |
| H or NC | Interleaved burst order |

a) Linear Burst Sequence $\left(\right.$ MODE input $\left.=V_{S S}\right)$

Bit Order: A19-1----.- $A_{1} A_{0}$

| 1st Address (external) | 2nd Address (internal) | 3rd Address (internal) | 4th Address (internal) |
| :---: | :---: | :---: | :---: |
| XX ----- XX00 | XX ----- XX01 | XX ----- XX10 | XX----- XX11 |
| XX----- XX01 | XX ----- XX10 | XX----- XX11 | XX----- XX00 |
| XX----- XX10 | XX ----- XX11 | XX----- XX00 | XX----- XX01 |
| XX----- XX11 | XX ----- XX00 | XX ----- XX01 | XX ----- XX10 |

b) Interleaved Burst Sequence (MODE input = $\mathrm{V}_{\mathrm{DD}}$ or NC )

Bit Order: $A_{19} \ldots-\ldots-A_{1} A_{0}$

| 1st Address (external) | 2nd Address (internal) | 3rd Address (internal) | 4th Address (internal) |
| :---: | :---: | :---: | :---: |
| XX ----- XX00 | XX----- XX01 | XX ----- XX10 | XX ----- XX11 |
| XX----- XX01 | XX----- XX00 | XX----- XX11 | XX----- XX10 |
| XX ----- XX10 | XX----- XX11 | XX ----- XX00 | XX----- XX01 |
| XX ----- XX11 | XX----- XX10 | XX ----- XX01 | XX----- XX00 |

## DEVICE OPERATION

(1) Read Operation

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| n | A 0 | H | X | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | X | X | X | L | X |  |
| $\mathrm{n}+2$ | X | X | X | X | X | L | X | Q 0 | Read out AO |

Notes: 1. H means logical High and $L$ means logical Low. $X$ means Don't care. $Q$ is data output.

## (2) Burst Read Operation

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | H | X | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | H | X | X | L | X |  |
| $\mathrm{n}+2$ | X | X | X | H | X | L | L | Q 0 | Read out A0 |
| $\mathrm{n}+3$ | X | X | X | H | X | L | L | $\mathrm{Q} 0+1$ | Read out A0 +1 |
| $\mathrm{n}+4$ | X | X | X | H | X | L | L | $\mathrm{Q} 0+2$ | Read out A0 + 2 |
| $\mathrm{n}+5$ | A 1 | H | X | L | L | L | L | $\mathrm{Q} 0+3$ | Read out A0 + 3 |
| $\mathrm{n}+6$ | X | X | X | H | X | L | L | Q 0 | Read out A0 |
| $\mathrm{n}+7$ | X | X | X | H | X | L | L | Q 1 | Read out A1 |
| $\mathrm{n}+8$ | A 2 | H | X | L | L | L | L | $\mathrm{Q} 1+1$ | Read out A1 +1 |
| $\mathrm{n}+9$ | A 3 | H | X | L | L | L | L | $\mathrm{Q} 1+2$ | Read out A1 + 2 |
| $\mathrm{n}+10$ | X | X | X | X | X | L | L | Q 2 | Read out A2 |

[^0](3) Write Operation

| CYCLE | ADDRESS | $\overline{\mathrm{WE}}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | L | L | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | X | X | X | L | X |  |
| $\mathrm{n}+2$ | X | X | X | X | X | X | L | D 0 | Write to A 0 |

Notes: 1. H means logical High and L means logical Low. $X$ means Don't care. $D$ is data input.
(4) Burst Write Operation

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | L | L | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | L | H | X | X | L | X |  |
| $\mathrm{n}+2$ | X | X | L | H | X | X | L | D 0 | Write A0 |
| $\mathrm{n}+3$ | X | X | L | H | X | X | L | $\mathrm{D} 0+1$ | Write A0 + 1 |
| $\mathrm{n}+4$ | X | X | L | H | X | X | L | $\mathrm{D} 0+2$ | Write A0 + 2 |
| $\mathrm{n}+5$ | A 1 | L | L | L | L | X | L | $\mathrm{D} 0+3$ | Write A0 + 3 |
| $\mathrm{n}+6$ | X | X | L | H | X | X | L | D 0 | Write A0 |
| $\mathrm{n}+7$ | X | X | L | H | X | X | L | D 1 | Write A1 |
| $\mathrm{n}+8$ | A 2 | L | L | L | L | X | L | $\mathrm{D} 1+1$ | Write A1 + 1 |
| $\mathrm{n}+9$ | A 3 | L | L | L | L | X | L | $\mathrm{D} 1+2$ | Write A1+2 |
| $\mathrm{n}+10$ | X | X | L | X | X | X | L | D 2 | Write A2 |

Notes: 1. H means logical High and L means logical Low. $X$ means Don't care. $D$ is data input.
(5) Read Operation with Clock Enable

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{B W}$ | ADV | $\overline{C E}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | H | X | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | X | X | X | H | X | Ignore cycle |
| $\mathrm{n}+2$ | A 1 | H | X | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+3$ | X | X | X | X | X | L | H | Q 0 | Ignore clock, Q0 is on bus |
| $\mathrm{n}+4$ | X | X | X | X | X | L | H | Q 0 | Ignore clock, Q0 is on bus |
| $\mathrm{n}+5$ | A 2 | H | X | L | L | L | L | Q 0 | Read out A0 |
| $\mathrm{n}+6$ | A 3 | H | X | L | L | L | L | Q 1 | Read out A1 |
| $\mathrm{n}+7$ | X | X | X | X | X | L | L | Q 2 | Read out A2 |

Notes: 1. H means logical High and $L$ means logical Low. $X$ means Don't care. $Q$ is data output.
(6) Write Operation with Clock Enable

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | L | L | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | X | X | X | H | X | Ignore clock |
| $\mathrm{n}+2$ | A 1 | L | L | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+3$ | X | X | X | X | X | X | H | X | Ignore clock |
| $\mathrm{n}+4$ | X | X | X | X | X | X | H | X | Ignore clock |
| $\mathrm{n}+5$ | A 2 | L | L | L | L | X | L | D 0 | Address \& control valid |
| $\mathrm{n}+6$ | A 3 | L | L | L | L | X | L | D 1 | Write A1 |
| $\mathrm{n}+7$ | X | X | X | X | X | X | L | D 2 | Write A2 |

Notes: 1. H means logical High and L means logical Low. $X$ means Don't care. $D$ is data input.

## (7) Read Operation with Chip Enable

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{B W}$ | ADV | $\overline{C E}$ | $\overline{O E}$ | $\overline{C K E}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | H | X | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | L | H | X | L | X | Deselect |
| $\mathrm{n}+2$ | A 1 | H | X | L | L | L | L | Q 0 | Read A0 |
| $\mathrm{n}+3$ | X | X | X | L | H | X | L | Z | Deselect |
| $\mathrm{n}+4$ | X | X | X | L | H | L | L | Q 1 | Read A1 |
| $\mathrm{n}+5$ | A 2 | H | X | L | L | X | L | Z | Deselect |
| $\mathrm{n}+6$ | X | X | X | L | H | X | L | Z | Deselect |
| $\mathrm{n}+7$ | X | X | X | L | H | L | L | Q 2 | Read A2 |

Notes: 1. H means logical High and $L$ means logical Low. $X$ means Don't care. $Q$ is data output. $Z$ means Hi-Z.
(8) Write Operation with Chip Enable

| CYCLE | ADDRESS | $\overline{W E}$ | $\overline{\mathrm{BW}}$ | ADV | $\overline{\mathrm{CE}}$ | $\overline{\mathrm{OE}}$ | $\overline{\mathrm{CKE}}$ | $\mathrm{I} / \mathrm{O}$ | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :--- |
| n | A 0 | L | L | L | L | X | L | X | Address \& control valid |
| $\mathrm{n}+1$ | X | X | X | L | H | X | L | X | Deselect |
| $\mathrm{n}+2$ | A 1 | L | L | L | L | X | L | D 0 | Write A0 |
| $\mathrm{n}+3$ | X | X | X | L | H | X | L | Z | Deselect |
| $\mathrm{n}+4$ | X | X | X | L | H | X | L | D 1 | Write A1 |
| $\mathrm{n}+5$ | A 2 | L | L | L | L | X | L | Z | Deselect |
| $\mathrm{n}+6$ | X | X | X | L | H | X | L | Z | Deselect |
| $\mathrm{n}+7$ | X | X | X | L | H | X | L | D 2 | Write A2 |

Notes: 1. H means logical High and $L$ means logical Low. $X$ means Don't care. $D$ is data input. $Z$ means Hi-Z.

MAXIMUM RATINGS

| SYMBOL | RATING | VALUE | UNIT |
| :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage | -0.5 to 3.6 | V |
| $V_{\text {DDQ }}$ | Output Buffer Power Supply Voltage | -0.5 to $\mathrm{V}_{\mathrm{DD}}+0.5(\leq 3.6 \mathrm{~V}$ max) | V |
| $\mathrm{V}_{\text {IN }}$ | Input Terminal Voltage | $-0.5 *$ to 3.6 | V |
| $\mathrm{V}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Terminal Voltage | $-0.5^{*}$ to $\mathrm{V}_{\mathrm{DDQ}}+0.5^{* *}(\leq 3.6 \mathrm{~V}$ max $)$ | V |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation | 1.5 | W |
| $\mathrm{T}_{\text {solder }}$ | Soldering Temperature (10s) | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage Temperature | -65 to150 | ${ }^{\circ} \mathrm{C}$ |
| Topr | Operating Temperature | -10 to 85 | ${ }^{\circ} \mathrm{C}$ |

*: -1.0 V with a pulse width of $20 \%$ of $\mathrm{t}_{\mathrm{KC}} \min (3 \mathrm{~ns} \max )$
${ }^{* *}: V_{\mathrm{DDQ}}+1.0 \mathrm{~V}$ with a pulse width of $20 \%$ of $\mathrm{t}_{\mathrm{KC}} \min (3 \mathrm{~ns}$ max)
DC RECOMMENDED OPERATING CONDITIONS ( $\mathrm{Ta}=\mathbf{0}^{\circ}$ to $70^{\circ} \mathrm{C}$ )

| SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{~V}_{\mathrm{DDQ}}$ | Output Buffer Power Supply Voltage | 2.375 | 2.5 | 2.625 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input High Voltage | 1.7 | - | $\mathrm{V}_{\mathrm{DD}}+0.3^{* *}$ | V |
| $\mathrm{~V}_{\mathrm{IH} 1}$ | Input High Voltage for MODE pin | $\mathrm{V}_{\mathrm{DD}}-0.3$ | $\mathrm{~V}_{\mathrm{DD}}$ | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input Low Voltage | $-0.3^{*}$ | - | 0.7 | V |
| $\mathrm{~V}_{\mathrm{IL} 1}$ | Input Low Voltage for MODE and NU pins | -0.3 | 0.0 | 0.3 | V |

*: - 0.7 V with a pulse width of $20 \%$ of $\mathrm{t}_{\mathrm{Kc}} \min (3 \mathrm{~ns}$ max)
**: $\mathrm{V}_{\mathrm{DD}}+0.7 \mathrm{~V}$ with a pulse width of $20 \%$ of $\mathrm{t}_{\mathrm{KC}} \min (3 \mathrm{~ns}$ max)
Note: The NU pin must be left unconnected or tied to GND or a voltage level of less than 0.7 V . You must not apply a voltage of more than 0.7 V to the NU .

DC CHARACTERISTICS ( $\mathrm{Ta}=0^{\circ}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V} \pm 5 \%$ )

| SYMBOL | PARAMETER | TEST CONDITIONS |  | MIN | TYP. | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IIL | Input Leakage Current | $\mathrm{V}_{\mathrm{IN}}=0$ to $\mathrm{V}_{\mathrm{DD}}$ |  | -1 | - | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{NU}}$ | Input Current (NU pin) | $\mathrm{V}_{\mathrm{IN}}=0$ to 0.3 V |  | -1 | - | 1 | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current | Device Deselected or Output Deselected, $\mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\mathrm{DDQ}}$ |  | -1 | - | 1 | $\mu \mathrm{A}$ |
| V OH | Output High Voltage | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$ |  | 2.0 | - | - | V |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | $V_{\text {DDQ }}-0.2$ | - | - |  |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  | - | - | 0.4 | V |
|  |  | $\mathrm{lOL}=100 \mu \mathrm{~A}$ |  | - | - | 0.2 |  |
| IDDO1 | Operating Current | Device Selected IOUT $=0 \mathrm{~mA}$, <br> All Inputs $=\mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} / 0.2 \mathrm{~V}$ <br> Clock $\geq \mathrm{t}_{\mathrm{KC}}$ Minimum | 22(225 MHz) | - | - | TBD | mA |
|  |  |  | 20(200 MHz) | - | - | TBD |  |
|  |  |  | $16(167 \mathrm{MHz}$ ) | - | - | TBD |  |
|  |  |  | 15(150 MHz) | - | - | TBD |  |
| IDDO2 | Operating Current (idle) | Device Deselected <br> IOUT $=0 \mathrm{~mA}$, <br> All Inputs $=\mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} / 0.2 \mathrm{~V}$ <br> Clock $\geq \mathrm{t}_{\mathrm{KC}}$ Minimum | $22(225 \mathrm{MHz})$ | - | - | TBD | mA |
|  |  |  | 20(200 MHz) | - | - | TBD |  |
|  |  |  | $16(167 \mathrm{MHz}$ ) | - | - | TBD |  |
|  |  |  | 15(150 MHz) | - | - | TBD |  |
| IDDS1 | Standby Current (TTL level) | $\begin{aligned} & \text { Clock }=\mathrm{V}_{\mathrm{SS}} \\ & \text { All Inputs }=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ |  | - | - | 100 | mA |
| IDDS2 | Standby Current (MOS level) | $\begin{aligned} & \text { Clock }=\mathrm{V}_{\mathrm{SS}} \\ & \text { All Inputs }=\mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} \text { or } 0.2 \mathrm{~V} \end{aligned}$ |  | - | - | 10 | mA |
| IDDS3 | Standby Current (Snooze Mode) | $\begin{array}{\|l} \mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} \\ \text { All Inputs }=\mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} \text { or } 0.2 \mathrm{~V} \\ \text { Clock } \geq \mathrm{t}_{\mathrm{KC}} \text { Minimum } \end{array}$ |  | - | - | 10 | mA |
| IDDS4 | Standby Current (CKE Mode) | $\begin{aligned} & \overline{\mathrm{CKE}} \geq \mathrm{V}_{\mathrm{IH}} \\ & \text { All Inputs }=\mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V} \text { or } 0.2 \mathrm{~V} \\ & \text { Clock } \geq \mathrm{t}_{\mathrm{KC}} \text { Minimum } \end{aligned}$ |  | - | - | 10 | mA |

Note: Operating Current (IDDO1) is specified with 50\% Read cycles and 50\% Write cycles.
CAPACITANCE $\left(\mathbf{T a}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER | TEST CONDITIONS | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Cl}_{\text {IN }}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ | 5 | pF |
| $\mathrm{Cl}_{1 / \mathrm{O}}$ | Input/Output Capacitance | $\mathrm{V}_{\mathrm{I} / \mathrm{O}}=\mathrm{GND}$ | 7 | pF |
| $\mathrm{C}_{\mathrm{NU}}$ | Input Capacitance of NU | $\mathrm{V}_{\mathrm{NU}}=\mathrm{GND}$ | 10 | pF |
| $\mathrm{C}_{\text {Mode }}$ | Input Capacitance of MODE | $\mathrm{V}_{\text {MODE }}=\mathrm{GND}$ | 10 | pF |

Note: This parameter is periodically sampled and is not $100 \%$ tested.

AC CHARACTERISTICS ( $\mathrm{Ta}=0^{\circ}$ to $70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V} \pm 5 \%$ )

| SYMBOL | PARAMETER | TC55WDM536AFFN |  |  |  |  |  |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 22 (225MHz) |  | 20 (200MHz) |  | 16 (167MHz) |  | 15 (150MHz) |  |  |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{t}_{\mathrm{KC}}$ | CLK Cycle Time | 4.4 | - | 5.0 | - | 6.0 | - | 6.6 | - |  |
| $\mathrm{t}_{\mathrm{KH}}$ | CLK High Pulse Width | 2.0 | - | 2.0 | - | 2.2 | - | 2.5 | - |  |
| $\mathrm{t}_{\mathrm{KL}}$ | CLK Low Pulse Width | 2.0 | - | 2.0 | - | 2.2 | - | 2.5 | - |  |
| tKQV | CLK High to Output Valid | - | 2.8 | - | 3.2 | - | 3.5 | - | 3.8 |  |
| tKQX | CLK High to Output Invalid | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {KQLZ }}$ | CLK High to Output Low-Z | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {KQHZ }}$ | CLK High to Output High-Z | 1.5 | 2.8 | 1.5 | 3.0 | 1.5 | 3.0 | 1.5 | 3.0 |  |
| tGQV | $\overline{\mathrm{OE}}$ Low to Output Valid | - | 2.8 | - | 3.2 | - | 3.5 | - | 3.8 |  |
| tGQLZ | $\overline{\mathrm{OE}}$ Low to Output Low-Z | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {GQHZ }}$ | $\overline{\mathrm{OE}}$ High to Output High-Z | 0 | 2.8 | 0 | 3.0 | 0 | 3.0 | 0 | 3.0 |  |
| $\mathrm{t}_{\text {AS }}$ | Address Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| $t_{\text {D }}$ | Data Setup Time from CLK | 1.4 | - | 1.5 | - | 1.5 | - | 1.5 | - |  |
| tws | $\overline{\text { WE }}$ Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| tCES | CE Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {ADVS }}$ | ADV Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {BWS }}$ | $\overline{\text { BW }}$ Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}^{\text {CKES }}$ | $\overline{\mathrm{CKE}}$ Setup Time from CLK | 1.4 | - | 1.4 | - | 1.5 | - | 1.5 | - |  |
| $\mathrm{t}_{\text {AH }}$ | Address Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| ${ }^{\text {t }}$ D | Data Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| twh | WE Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| $\mathrm{t}^{\text {CEEH }}$ | CE Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| $\mathrm{t}_{\text {ADVH }}$ | ADV Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| $\mathrm{t}_{\text {BWW }}$ | BW Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| tCKEH | $\overline{\text { CKE }}$ Hold Time from CLK | 0.4 | - | 0.4 | - | 0.5 | - | 0.5 | - |  |
| tzs | Z ${ }^{\text {S Standby Time }}$ | 5 | - | 5 | - | 5 | - | 5 | - |  |
| tzR | ZZ Recovery Time | 5 | - | 5 | - | 5 | - | 5 | - |  |
| t ZHZ | ZZ to Output in High-Z | - | 2 | - | 2 | - | 2 | - | 2 | cycle |

AC TEST CONDITIONS

| PARAMETER | TEST CONDITION |
| :--- | :---: |
| Input Pulse Level | $2.5 \mathrm{~V} / 0.0 \mathrm{~V}$ |
| Input Pulse Rise and Fall Time | $1 \mathrm{~V} / \mathrm{ns}(20 \% / 80 \%)$ |
| Input Timing Measurement <br> Reference Level | 1.25 V |
| Output Timing Measurement <br> Reference Level | 1.25 V |
| Output Load | As shown in <br> Fig. 1 and Fig.2 |

Fig.1:AC test load


TIMING DIAGRAMS
(1) READ CYCLE

(2) WRITE CYCLE

(3) WRITE/READ CYCLE


友: Don't Care
$\boldsymbol{\theta} \boldsymbol{8}$ : Indeterminate
(4) CLOCK IGNORE/DESELECT CYCLE

(5) SNOOZE CYCLE


Notes: 1. The 2 cycles immediately prior to a Snooze brought about by the $Z Z$ pin must be Read or Deselect cycles.
2. Memory data is retained during Snooze cycles.

Notes: 1. Do not apply opposite data polarity to the I/O pins when they are in the output state.
2. Output enable and output disable times are specified as follows using the output load shown in Fig.1.
(A) tKQLZ , tKQHZ


Notes: 1. Input states are defined in the Synchronous Input Truth Table.
2. If the device was previously deselected, when the device is selected, the output remains in a high impedance state in the present clock cycle regardless of $\overline{\mathrm{OE}}$ because of the output enable delay register. Valid data appears in the second clock cycle when $\overline{\mathrm{OE}}$ is low.
3. When the device is deselected, the output goes into a high impedance state in the next clock cycle regardless of $\overline{\mathrm{OE}}$.
(B) tGQLZ , tGQHZ , tZZHZ


## PACKAGE DIMENSIONS



Weight: $\quad \mathrm{g}$ (typ)

## Data sheet Revision History

| Release Date | History |
| :---: | :---: |
| 2002-09-30 | 1. New Datasheet Release |
| 2002-12-04 | 1. AC parameter change $\mathrm{t}_{\mathrm{KQV}}$ (MAX) from 3.8 ns to 3.5 ns at 16 ( 167 MHz ) <br> 2. DC test condition change at $\mathrm{I}_{\mathrm{DDO}}$ |
| 2003-01-08 | 1. AC parameter change $\mathrm{t}_{\mathrm{GQHZ}}(\mathrm{MIN})$ from 1.5 ns to 0 ns <br> 2. AC parameter change at snooze mode Add parameter : $\mathrm{t}_{\mathrm{Zs}}, \mathrm{t}_{\mathrm{ZR}}, \mathrm{t}_{\mathrm{ZHz}}$ Delete parameter : $\mathrm{t}_{\mathrm{zz}}, \mathrm{t}_{\mathrm{zzR}}, \mathrm{t}_{\mathrm{zzHz}}, \mathrm{t}_{\text {zzLz }}$ |

## RESTRICTIONS ON PRODUCT USE

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The products described in this document are subject to the foreign exchange and foreign trade laws.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.


[^0]:    Notes: 1. H means logical High and $L$ means logical Low. $X$ means Don't care. $Q$ is data output.

