# Single Channel, 16-Bit, Serial Input, Current Source & Voltage Output DAC **Preliminary Technical Data** AD5422 #### **FEATURES** 16-Bit Resolution and Monotonicity Current Output Ranges: 4–20mA, 0–20mA or 0–24mA 0.1% typ Total Unadjusted Error (TUE) 5ppm/°C Output Drift Voltage Output Ranges: 0-5V, 0-10V, ±5V, ±10V, 10% over-range 0.05% Total Unadjusted Error (TUE) 3ppm/°C Output Drift Flexible Serial Digital Interface On-Chip Output Fault Detection On-Chip Reference (10 ppm/°C Max) Asynchronous CLEAR Function Power Supply Range AV<sub>DD</sub>: 10.8V to 40 V AV<sub>SS</sub>: -26.4V to -3V/0V Output Loop Compliance to AV<sub>DD</sub> – 2.5 V Temperature Range: -40°C to +85°C TSSOP and LFCSP Packages #### **APPLICATIONS** Process Control Actuator Control PLC #### **GENERAL DESCRIPTION** The AD5422 is a low-cost, precision, fully integrated 16-bit converter offering a programmable current source and programmable voltage output designed to meet the requirements of industrial process control applications. The output current range is programmable to 4mA to 20 mA, 0mA to 20mA or an overrange function of 0mA to 24mA. Voltage output is provided from a separate pin that can be configured to provide 0V to 5V, 0V to 10V, $\pm 5 \rm V$ or $\pm 10 \rm V$ output ranges, an over-range of 10% is available on all ranges. Analog outputs are short and open circuit protected and can drive capacitive loads of 1uF and inductive loads of 1H. The device is specified to operate with a power supply range from 10.8 V to 40 V. Output loop compliance is 0 V to $A \rm V_{DD} - 2.5 \rm \ V.$ The flexible serial interface is SPI and MICROWIRE compatible and can be operated in 3-wire mode to minimize the digital isolation required in isolated applications. The device also includes a power-on-reset function ensuring that the device powers up in a known state and an asynchronous CLEAR pin which sets the outputs to zero-scale / mid-scale voltage output or the low end of the selected current range. The total output error is typically $\pm 0.1\%$ in current mode and $\pm 0.05\%$ in voltage mode. Table 1. Related Devices | Part Number | Description | |-------------|----------------------------------------------------------------------------------| | AD5412 | Single Channel, 12-Bit, Serial<br>Input Current Source and<br>Voltage Output DAC | | AD5420 | Single Channel, 16-Bit, Serial Input Current Source DAC | | AD5410 | Single Channel, 12-Bit, Serial<br>Input Current Source DAC | ### **TABLE OF CONTENTS** | Features | RESET register. | |----------------------------------------------------|-------------------------------| | Applications1 | Status register | | General Description | Features | | Revision History | fault alert | | Functional Block Diagram | voltage output s | | Specifications | Asynchronous ( | | AC Performance Characteristics | Internal Referen | | Timing Characteristics | External current | | Absolute Maximum Ratings10 | Voltage ouTput | | ESD Caution | Digital Power Su | | Pin Configuration and Function Descriptions11 | External boost f | | Typical Performance Characteristics Voltage output | digital Slew rate | | Typical Performance Characteristics current output | I <sub>OUT</sub> Filtering Ca | | Typical Performance Characteristics general20 | Applications Infor | | Terminology | driving inductiv | | Theory of Operation | Transient voltag | | Architecture24 | Layout Guidelin | | Serial Interface | Galvanically Iso | | Default configuration28 | Microprocessor | | Transfer Function | Thermal and su | | Data Register | Outline Dimension | | Control Register29 | Ordering Guide | | | KESET Tegister | 27 | |----|-----------------------------------------|----| | | Status register | 30 | | Fe | eatures | 31 | | | fault alert | 31 | | | voltage output short circuit protection | 31 | | | Asynchronous Clear (CLEAR) | 31 | | | Internal Reference | 31 | | | External current setting resistor | 31 | | | Voltage ouTput over-range | 31 | | | Digital Power Supply | 31 | | | External boost function | 31 | | | digital Slew rate control | 32 | | | IOUT Filtering Capacitors | 32 | | 4 | pplications Information | 33 | | | driving inductive loads | 33 | | | Transient voltage protection | 33 | | | Layout Guidelines | 33 | | | Galvanically Isolated Interface | 33 | | | Microprocessor Interfacing | 33 | | | Thermal and supply considerations | 34 | | Э | outline Dimensions | 35 | | | | | #### **REVISION HISTORY** PrE - Preliminary Version, November 22, 2007 ### **FUNCTIONAL BLOCK DIAGRAM** \*LFCSP Package Figure 1. ### **SPECIFICATIONS** $AV_{DD}=10.8V \ to \ 40V, AV_{SS}=-26.4V \ to \ -3V/0V, AV_{DD}+\left|AV_{SS}\right|<52.8V, AGND=DGND=0 \ V, REFIN=+5 \ V \ external; \\ DV_{CC}=2.7 \ V \ to \ 5.5 \ V, V_{OUT}: R_L=2 \ k\Omega, \ C_L=200 \ pF, \ I_{OUT}: R_L=300\Omega, H_L=50mH; \\ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \pm 10 \ V \ / \ 0 \ to \ 24 \ mA \ range \ unless \ otherwise \ noted.$ Table 2. | Parameter | Value <sup>1</sup> | Unit | Test Conditions/Comments | |-------------------------------------|--------------------|---------------------|--------------------------------------------------------------------| | VOLTAGE OUTPUT | | | | | Output Voltage Ranges | 0 to 5 | V | | | | 0 to 10 | V | | | | -5 to +5 | V | | | | -10 to +10 | V | | | ACCURACY | | | Output unloaded | | Bipolar Output | | | | | Resolution | 16 | Bits | | | Total Unadjusted Error (TUE) | 0.1 | % FSR max | Over temperature, supplies, and time, typically 0.05% FSR | | TUE TC <sup>2</sup> | ±3 | ppm typ | | | Relative Accuracy (INL) | ±0.012 | % FSR max | | | Differential Nonlinearity (DNL) | ±1 | LSB max | Guaranteed monotonic | | Bipolar Zero Error | ±5 | mV max | @ 25°C, error at other temperatures obtained using bipolar zero TC | | Bipolar Zero TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | Zero-Scale Error | ±1 | mV max | @ 25°C, error at other temperatures obtained using zero scale TC | | Zero-Scale TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | Gain Error | ±0.05 | % FSR max | @ 25°C, error at other temperatures obtained using gain TC | | Gain TC <sup>2</sup> | ±8 | ppm FSR/°C max | | | Full-Scale Error | 0.05 | % FSR max | @ 25°C, error at other temperatures obtained using gain TC | | Full-Scale TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | Unipolar Output | | | $AV_{SS} = 0 V$ | | Resolution | 16 | Bits | | | Total Unadjusted Error (TUE) | 0.1 | % FSR max | Over temperature, supplies, and time, typically 0.05% FSR | | Relative Accuracy (INL) | ±0.012 | % FSR max | | | Differential Nonlinearity (DNL) | ±1 | LSB max | Guaranteed monotonic (at 16 bit-resolution) | | Zero Scale Error | +10 | mV max | @ 25°C, error at other temperatures obtained using gain TC | | Zero Scale TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | Offset Error | ±10 | mV max | | | Gain Error | ±0.05 | % FSR max | @ 25°C, error at other temperatures obtained using gain TC | | Gain TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | Full-Scale Error | 0.05 | % FSR max | @ 25°C, error at other temperatures obtained using gain TC | | Full-Scale TC <sup>2</sup> | ±3 | ppm FSR/°C max | | | OUTPUT CHARACTERISTICS <sup>2</sup> | | | | | Headroom | 0.8 | V max | | | | 0.5 | V typ | | | Output Voltage TC | ±3 | ppm FSR/°C max | | | Output Voltage Drift vs. Time | ±12 | ppm FSR/500 hr typ | Vout = ¾ of Full-Scale | | - | ±15 | ppm FSR/1000 hr typ | | | Short-Circuit Current | 12 | mA typ | | | Parameter | Value <sup>1</sup> | Unit | Test Conditions/Comments | |---------------------------------------------|--------------------|---------------------|----------------------------------------------------------| | Load | 2 | kΩ min | For specified performance | | Capacitive Load Stability | _ | | To specifical personnance | | R <sub>1</sub> = ∞ | 20 | nF max | | | $R_1 = 2 k\Omega$ | TBD | nF max | | | $R_1 = \infty$ | 1 | μF max | External compensation capacitor of 4nF connected. | | DC Output Impedance | 0.3 | Ωtyp | External compensation capacitor of the connected. | | Power-On Time | 10 | μs typ | | | DC PSRR | TBD | μV/V | | | DC1 Stiff | 100 | μν, ν | | | CURRENT OUTPUT | | | | | Output Current Ranges | 0 to 24 | mA | | | | 0 to 20 | mA | | | | 4 to 20 | mA | | | ACCURACY | | | | | Resolution | 16 | Bits | | | Total Unadjusted Error (TUE) | ±0.3 | % FSR max | Over temperature, supplies, and time, typically 0.1% FSR | | TUE TC <sup>2</sup> | ±5 | ppm/°C typ | over temperature, supplies, and time, typically stryers. | | Relative Accuracy (INL) | ±0.012 | % FSR max | | | Differential Nonlinearity (DNL) | ±1 | LSB max | Guaranteed monotonic | | Offset Error | ±0.05 | % FSR max | Guaranteeu monotonic | | Offset Error Drift | ±5.03 | μν/°C typ | | | Gain Error | ±0.02 | % FSR max | @ 25°C, error at other temperatures obtained using gain | | Gain Life | 10.02 | 70 I SK IIIdX | TC | | Gain TC <sup>2</sup> | ±8 | ppm FSR/°C max | | | Full-Scale Error | 0.05 | % FSR max | @ 25°C, error at other temperatures obtained using gain | | - 110 1 - 23 | | 500.00 | TC | | Full-Scale TC <sup>2</sup> | ±8 | ppm FSR/°C | | | OUTPUT CHARACTERISTICS <sup>2</sup> | | | | | Current Loop Compliance Voltage | AVDD - 2.5 | V max | | | Output Current Drift vs. Time | TBD | ppm FSR/500 hr typ | | | | TBD | ppm FSR/1000 hr typ | | | Resistive Load | TBD | Ω max | | | Inductive Load | 1 | H max | | | DC PSRR | 10 | μΑ/V max | | | Output Impedance | 50 | MΩ typ | | | REFERENCE INPUT/OUTPUT | | | | | Reference Input <sup>2</sup> | | | | | Reference Input Voltage | 5 | V nom | ±1% for specified performance | | DC Input Impedance | 30 | kΩ min | Typically 40 kΩ | | Reference Range | 4 to 5 | V min to V max | | | Reference Output | | | | | Output Voltage | 4.998 to 5.002 | V min to V max | @ 25°C | | Reference TC | ±10 | ppm/°C max | | | Output Noise (0.1 Hz to 10 Hz) <sup>2</sup> | 18 | μV p-p typ | | | Noise Spectral Density <sup>2</sup> | 120 | nV/√Hz typ | @ 10 kHz | | Output Voltage Drift vs. Time <sup>2</sup> | ±40 | ppm/500 hr typ | | | . 3 | ±50 | ppm/1000 hr typ | | | Capacitive Load | TBD | nF max | | | Load Current | 5 | mA typ | | | Short Circuit Current | 7 | mA typ | | | Line Regulation <sup>2</sup> | 10 | ppm/V typ | | | Load Regulation <sup>2</sup> | TBD | ppm/mA | | | Thermal Hysteresis <sup>2</sup> | TBD | ppm | | | | 1 . 55 | ~~ | | | Parameter | Value <sup>1</sup> | Unit | Test Conditions/Comments | |-----------------------------------------------|------------------------|----------------|----------------------------------------------------------| | DIGITAL INPUTS <sup>2</sup> | | | DV <sub>CC</sub> = 2.7 V to 5.5 V, JEDEC compliant | | V <sub>IH</sub> , Input High Voltage | 2 | V min | | | V <sub>I</sub> L, Input Low Voltage | 0.8 | V max | | | Input Current | ±1 | μA max | Per pin | | Pin Capacitance | 10 | pF typ | Per pin | | DIGITAL OUTPUTS <sup>2</sup> | | | | | SDO | | | | | Vol., Output Low Voltage | 0.4 | V max | sinking 200 μA | | V <sub>OH</sub> , Output High Voltage | DV <sub>cc</sub> – 0.5 | V min | sourcing 200 μA | | High Impedance Leakage<br>Current | ±1 | μA max | | | High Impedance Output<br>Capacitance<br>FAULT | 5 | pF typ | | | V <sub>OL</sub> , Output Low Voltage | 0.4 | V max | 10kΩ pull-up resistor to DVcc | | V <sub>OL</sub> , Output Low Voltage | 0.6 | V typ | @ 2.5 mA | | V <sub>OH</sub> , Output High Voltage | 3.6 | V min | 10k $\Omega$ pull-up resistor to DV <sub>CC</sub> | | POWER REQUIREMENTS | 1 3.0 | | Total pull up resistor to byce | | AV <sub>DD</sub> | 10.8 to 40 | V min to V max | | | AVss | -26.4 to 0 | V min to V max | | | DVcc | 2011 10 0 | | | | Input Voltage | 2.7 to 5.5 | V min to V max | Internal supply disabled | | Output Voltage | 4.5 | V typ | DV <sub>CC</sub> can be overdriven up to 5.5V | | Output Load Current | 5 | mA typ | α | | Short Circuit Current | 20 | mA typ | | | $AI_DD$ | TBD | mA . | Output unloaded | | Alss | TBD | mA | Output unloaded | | Dlcc | 1 | mA max | $V_{IH} = DV_{CC}$ , $V_{IL} = GND$ , TBD mA typ | | Power Dissipation | TBD | mW typ | $AV_{DD} = 40V$ , $AV_{SS} = 0$ V, $V_{OUT}$ unloaded | | · | TBD | mW typ | $AV_{DD} = 40V$ , $AV_{SS} = -15 V$ , $V_{OUT}$ unloaded | | | TBD | mW typ | $AV_{DD} = 15V$ , $AV_{SS} = -15V$ , $V_{OUT}$ unloaded | $<sup>^1</sup>$ Temperature range: -40°C to +85°C; typical at +25°C. $^2$ Guaranteed by characterization. Not production tested. #### **AC PERFORMANCE CHARACTERISTICS** $AV_{DD}=10.8V \ to \ 40V, \ AV_{SS}=-26.4V \ to \ -3V/0V, \ AV_{DD}+\left|AV_{SS}\right|<52.8V, \ AGND=DGND=0 \ V, \ REFIN=+5 \ V \ external; \\ DV_{CC}=2.7 \ V \ to \ 5.5 \ V, \ V_{OUT}: R_L=2 \ k\Omega, \ C_L=200 \ pF, \ I_{OUT}: R_L=300\Omega, \ H_L=50mH; \\ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \pm 10 \ V \ / \ 0 \ to \ 24 \ mA \ range \ unless \ otherwise \ noted.$ Table 3. | Parameter <sup>1</sup> | | Unit | Test Conditions/Comments | |------------------------------------------|-----|-------------|---------------------------------------| | DYNAMIC PERFORMANCE | | | | | VOLTAGE OUTPUT | | | | | Output Voltage Settling Time | 8 | μs typ | Full-scale step (10 V) to ±0.03% FSR | | | 10 | μs max | | | | 5 | μs max | 512 LSB step settling | | Output Current Settling Time | 10 | μs max | To 0.1% FSR | | Slew Rate | 1 | V/µs typ | | | Power-On Glitch Energy | 10 | nV-sec typ | | | Digital-to-Analog Glitch Energy | 10 | nV-sec typ | | | Glitch Impulse Peak Amplitude | 20 | mV typ | | | Digital Feedthrough | 1 | nV-sec typ | | | Output Noise (0.1 Hz to 10 Hz Bandwidth) | 0.1 | LSB p-p typ | | | Output Noise (100 kHz Bandwidth) | 80 | μV rms max | | | 1/f Corner Frequency | 1 | kHz typ | | | Output Noise Spectral Density | 100 | nV/√Hz typ | Measured at 10 kHz | | AC PSRR | TBD | dB | 200mV 50/60Hz Sinewave | | | | | superimposed on power supply voltage. | | CURRENT OUTPUT | | | | | Output Current Settling Time | TBD | μs typ | To 0.1% FSR , L = 1H | | | TBD | μs typ | To 0.1% FSR , L < 1mH | $<sup>^{\</sup>mbox{\tiny 1}}$ Guaranteed by characterization, not production tested. #### **TIMING CHARACTERISTICS** $AV_{DD}=10.8V \ to \ 40V, AV_{SS}=-26.4V \ to \ -3V/0V, AV_{DD}+\left|AV_{SS}\right|<52.8V, AGND=DGND=0 \ V, REFIN=+5 \ V \ external; \\ DV_{CC}=2.7 \ V \ to \ 5.5 \ V, V_{OUT}: R_L=2 \ k\Omega, \ C_L=200 \ pF, \ I_{OUT}: R_L=300\Omega, H_L=50mH; \\ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \pm 10 \ V \ / \ 0 \ to \ 24 \ mA \ range \ unless \ otherwise \ noted.$ Table 4. | Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit | Description | |------------------------------|----------------------------------------------|--------|------------------------------------------------------------------| | Write Mode | | | | | $t_1$ | 33 | ns min | SCLK cycle time | | $t_2$ | 13 | ns min | SCLK low time | | t <sub>3</sub> | 13 | ns min | SCLK high time | | t <sub>4</sub> | 13 | ns min | LATCH delay time | | t <sub>5</sub> | 40 | ns min | LATCH high time | | <b>t</b> <sub>5</sub> | 5 | μs min | LATCH high time (After a write to the CONTROL register) | | t <sub>6</sub> | 5 | ns min | Data setup time | | t <sub>7</sub> | 5 | ns min | Data hold time | | t <sub>8</sub> | 40 | ns min | LATCH low time | | t <sub>9</sub> | 20 | ns min | CLEAR pulsewidth | | t <sub>10</sub> | 5 | μs max | CLEAR activation time | | Readback Mode | | | | | t <sub>11</sub> | 82 | ns min | SCLK cycle time | | t <sub>12</sub> | 33 | ns min | SCLK low time | | t <sub>13</sub> | 33 | ns min | SCLK high time | | t <sub>14</sub> | 13 | ns min | LATCH delay time | | t <sub>15</sub> | 40 | ns min | LATCH high time | | t <sub>16</sub> | 5 | ns min | Data setup time | | t <sub>17</sub> | 5 | ns min | Data hold time | | t <sub>18</sub> | 40 | ns min | LATCH low time | | t <sub>19</sub> | 40 | ns max | Serial output delay time (C <sub>LSDO</sub> <sup>4</sup> = 15pF) | | t <sub>20</sub> | 33 | ns max | LATCH rising edge to SDO tri-state | | Daisychain Mode | | | | | t <sub>21</sub> | 82 | ns min | SCLK cycle time | | t <sub>22</sub> | 33 | ns min | SCLK low time | | t <sub>23</sub> | 33 | ns min | SCLK high time | | t <sub>24</sub> | 13 | ns min | LATCH delay time | | t <sub>25</sub> | 40 | ns min | LATCH high time | | t <sub>26</sub> | 5 | ns min | Data setup time | | t <sub>27</sub> | 5 | ns min | Data hold time | | t <sub>28</sub> | 40 | ns min | LATCH low time | | t <sub>29</sub> | 40 | ns max | Serial output delay time (C <sub>LSDO</sub> <sup>4</sup> = 15pF) | $<sup>^{\</sup>mbox{\tiny 1}}$ Guaranteed by characterization. Not production tested. $<sup>^2</sup>$ All input signals are specified with $t_R$ = $t_F$ = 5 ns (10% to 90% of DV<sub>cc</sub>) and timed from a voltage level of 1.2 V. <sup>&</sup>lt;sup>3</sup> See Figure 2, Figure 3, and Figure 4. <sup>&</sup>lt;sup>4</sup> C<sub>L SDO</sub> = Capacitive load on SDO output. Figure 2. Write Mode Timing Diagram Figure 3. Readback Mode Timing Diagram Figure 4. Daisychain Mode Timing Diagram Rev. PrE | Page 9 of 37 #### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up. | Table 5. | | |-------------------------------------------|---------------------------------------------------------------| | Parameter | Rating | | AV <sub>DD</sub> to AGND, DGND | -0.3V to 48V | | AV <sub>SS</sub> to AGND, DGND | +0.3 V to -48 V | | AV <sub>DD</sub> to AV <sub>SS</sub> | -0.3V to 60V | | DV <sub>CC</sub> to AGND, DGND | −0.3 V to +7 V | | Digital Inputs to AGND, DGND | -0.3 V to DV <sub>CC</sub> + 0.3 V or 7 V (whichever is less) | | Digital Outputs to AGND, DGND | -0.3 V to DV <sub>CC</sub> + 0.3 V or 7V (whichever is less) | | REFIN/REFOUT to AGND, DGND | −0.3 V to +7 V | | Vout to AGND, DGND | AV <sub>SS</sub> to AV <sub>DD</sub> | | louτ to AGND, DGND | −0.3V to AV <sub>DD</sub> | | AGND to DGND | -0.3V to +0.3V | | Operating Temperature Range | | | Industrial | -40°C to +851°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (T <sub>J</sub> max) | 125°C | | 24-Lead TSSOP Package | | | $\theta_{JA}$ Thermal Impedance | 42°C/W | | 40-Lead LFCSP Package | | | $\theta_{JA}$ Thermal Impedance | 28°C/W | | Power Dissipation | $(T_J \max - T_A)/\theta_{JA}$ | | Lead Temperature | JEDEC Industry Standard | | Soldering | J-STD-020 | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>1</sup> Power dissipated on chip must be de-rated to keep junction temperature below 125°C. Assumption is max power dissipation condition is sourcing 24mA into Ground from AV<sub>DD</sub> with a 3mA on-chip current. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 5. TSSOP Pin Configuration Figure 6. LFCSP Pin Configuration **Table 6. Pin Function Descriptions** | TSSOP Pin No. | LFCSP Pin No. | Mnemonic | Description | |---------------|--------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 14,37 | AV <sub>SS</sub> | Negative Analog Supply Pin. Voltage ranges from –3 V to –24 V. This pin can be connected to 0V if output voltage range is unipolar. | | 2 | 39 | DV <sub>CC</sub> | Digital Supply Pin. Voltage ranges from 2.7 V to 5.5 V. | | 3 | 2 | FAULT | Fault alert, This pin is asserted low when an open circuit is detected in current mode or an over temperature is detected. Open drain output, must be connected to a pull-up resistor. | | 4,12 | 3,15 | GND | These pins must be connected to 0V. | | | 1,10,11,19,<br>20,21,22,30,<br>31,35,38,40 | NC | No Connection. | | 5 | 4 | CLEAR<br>SELECT | Selects the voltage output clear value, either zero-scale or mid-scale code. See Table 20 | | 6 | 5 | CLEAR | Active High Input. Asserting this pin will set the current output to the bottom of the selected range or will set the voltage output to the user selected value (zero-scale or mid-scale). | | 7 | 6 | LATCH | Positive edge sensitive latch, a rising edge will parallel load the input shift register data into the DAC register, also updating the output. | | 8 | 7 | SCLK | Serial Clock Input. Data is clocked into the shift register on the rising edge of SCLK. This operates at clock speeds up to 30 MHz. | | 9 | 8 | SDIN | Serial Data Input. Data must be valid on the rising edge of SCLK. | | 10 | 9 | SDO | Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode. Data is clocked out on the falling edge of SCLK. See Figure 3 and Figure 4. | | 11 | 12 | AGND | Ground reference pin for analog circuitry. | | N/A | 13 | DGND | Ground reference pin for digital circuitry. (AGND and DGND are internally connected in TSSOP package). | | 13 | 16 | R <sub>SET</sub> | An external, precision, low drift $15k\Omega$ current setting resistor can be connected to this pin to improve the $l_{OUT}$ temperature drift performance. Refer to Features section. | | 14 | 17 | REFOUT | Internal Reference Voltage Output. REFOUT = 5 V $\pm$ 2 mV. | | 15 | 18 | REFIN | External Reference Voltage Input. Reference input range is 4 V to 5 V. REFIN = 5 V for specified performance. | | 16 | 23 | DV <sub>cc</sub><br>SELECT | This pin when connected to GND disables the internal supply and an external supply must be connected to the $DV_{CC}$ pin. Leave this pin unconnected to enable the internal supply. Refer to features section. | | 17 | 24 | Ссомр1 | Optional compensation capacitor connection for the voltage output buffer. Connecting | | 18 | 25 | C <sub>COMP2</sub> | a 4nF capacitor between these pins will allow the voltage output to drive up to $1\mu F$ . | ### **Preliminary Technical Data** | TSSOP Pin No. | LFCSP Pin No. | Mnemonic | Description | |---------------|---------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | 26 | l <sub>оит</sub> | Current output pin. | | 20 | 27 | BOOST | Optional external transistor connection. Connecting an external transistor will reduce the power dissipated in the AD5422. Refer to the features section. | | N/A | 28 | CAP1 | Connection for optional output filtering capacitor. Refer to Features section. | | N/A | 29 | CAP2 | Connection for optional output filtering capacitor. Refer to Features section. | | 21 | 32 | Vоит | Buffered Analog Output Voltage. The output amplifier is capable of directly driving a 2 $k\Omega$ , 2000 pF load. | | 22 | 33 | +V <sub>SENSE</sub> | Sense connection for the positive voltage output load connection. | | 23 | 34 | -V <sub>SENSE</sub> | Sense connection for the negative voltage output load connection. | | 24 | 36 | $AV_{DD}$ | Positive Analog Supply Pin. Voltage ranges from 10.8V to 60V. | | Paddle | Paddle | AVss | Negative Analog Supply Pin. Voltage ranges from –3 V to –24 V. This pin can be connected to 0V if output voltage range is unipolar. | ### TYPICAL PERFORMANCE CHARACTERISTICS VOLTAGE OUTPUT **TBD** Figure 7. Integral Non Linearity Error vs DAC Code (Four Traces) **TBD** Figure 8. Differential Non Linearity Error vs. DAC Code (Four Traces) **TBD** Figure 9. Total Unadjusted Error vs. DAC Code (Four Traces) **TBD** Figure 10. Integral Non Linearity vs. Temperature (Four Traces) **TBD** Figure 11. Differential Non Linearity vs. Temperature (Four Traces) Figure 12. Integral Non Linearity vs. Supply Voltage (Four Traces) Figure 13.Differential Non Linearity Error vs. Supply Voltage (Four Traces) Figure 14. Integral Non Linearity Error vs. Reference Voltage (Four traces) Figure 15. Differential Non Linearity Error vs. Reference Voltage (Four Traces) Figure 16. Total Unadjusted Error vs.Reference Voltage (Four Traces) Figure 17. Total Unadjusted Error vs. Supply Voltage (Four Traces) Figure 18. Offset Error vs. Temperature Figure 19. Bipolar Zero Error vs. Temperature **TBD** Figure 20. Gain Error vs. Temperature **TBD** Figure 21. Source and Sink Capability of Output Amplifier Full-Scale Code Loaded **TBD** Figure 22. Source and Sink Capability of Output Amplifier Zero-Scale Loaded **TBD** Figure 23.Full-Scale Positive Step **TBD** Figure 24. Full-Scale Negative Step Figure 25. Digital-to-Analog Glitch Energy # **TBD** Figure 26. Peak-to-Peak Noise (0.1Hz to 10Hz Bandwidth) Figure 27. Peak-to-Peak Noise (100kHz Bandwidth) # **TBD** Figure 28. Vout vs. Time on Power-up Figure 29. Vout vs, Time on Output Enabled ### TYPICAL PERFORMANCE CHARACTERISTICS CURRENT OUTPUT **TBD** Figure 30. Integral Non Linearity vs. Code **TBD** Figure 31.Differential Non Linearity vs. Code **TBD** Figure 32. Total Unadjusted Error vs. Code **TBD** Figure 33. Integral Non Linearity vs. Temperature **TBD** Figure 34. Differential Non Linearity vs. Temperature Figure 35. Integral Non Linearity vs. Supply Figure 36. Differential Non Linearity vs. Supply Voltage Figure 37. Integral Non Linearity vs. Reference Voltage Figure 38. Differential Non Linearity vs. Reference Voltage Figure 39. Total Unadjusted Error vs. Reference Voltage Figure 40. Total Unadjusted Error vs. Supply Voltage Figure 41. Offset Error vs. Temperature Figure 42. Gain Error vs. Temperature Figure 43. Voltage Compliance vs. Temperature # **TBD** Figure 44. IOUT vs. Time on Power-up Figure 45. IOUT vs. Time on Output Enabled ### TYPICAL PERFORMANCE CHARACTERISTICS GENERAL **TBD** Figure 46. Dlcc vs.Logic Input Voltage **TBD** Figure 47. Aldd/Alss vs AVDD/AVss **TBD** Figure 48. Aldd vs AVDD **TBD** Figure 49. DVcc Output Voltage vs. Dlcc Load Current **TBD** Figure 50. Refout Turn-on Transient Figure 51. Refout Output Noise (0.1Hz to 10Hz Bandwidth) Figure 52. Refout Output Noise (100kHz Bandwidth) Figure 53. Refout Line Transient Figure 54. Refout Load Transient # **TBD** Figure 55. Refout Histogram of Thermal Hysteresis Figure 56. Refout Voltage vs. Load Current #### **TERMINOLOGY** #### Relative Accuracy or Integral Nonlinearity (INL) For the DAC, relative accuracy, or integral nonlinearity (INL), is a measure of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 7. #### Differential Nonlinearity (DNL) Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 10. #### Monotonicity A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5724R/AD5734R/AD5754R are monotonic over their full operating temperature range. #### **Bipolar Zero Error** Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (straight binary coding) or 0x0000 (twos complement coding). A plot of bipolar zero error vs. temperature can be seen in Table TBD. #### Bipolar Zero TC Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C. #### **Full-Scale Error** Full-Scale error is a measure of the output error when full-scale code is loaded to the DAC register. Ideally, the output should be full-scale – 1 LSB. Full-scale error is expressed in percent of full-scale range (% FSR). #### Negative Full-Scale Error/Zero-Scale Error Negative full-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) or 0x8000 (twos complement coding) is loaded to the DAC register. Ideally, the output voltage should be negative full-scale -1 LSB. A plot of zero-scale error vs. temperature can be seen in Table TBD #### Zero-Scale TC This is a measure of the change in zero-scale error with a change in temperature. Zero-scale error TC is expressed in ppm FSR/°C. #### **Output Voltage Settling Time** Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change. A plot of settling time can be seen in Table TBD #### **Slew Rate** The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage-output D/A converter is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in $V/\mu s$ . #### **Gain Error** This is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal expressed in % FSR. A plot of gain error vs. temperature can be seen in Table TBD #### Gain TC This is a measure of the change in gain error with changes in temperature. Gain Error TC is expressed in ppm FSR/°C. #### **Total Unadjusted Error** Total unadjusted error (TUE) is a measure of the output error taking all the various errors into account, namely INL error, offset error, gain error, and output drift over supplies, temperature, and time. TUE is expressed in % FSR. #### **Current Loop Voltage Compliance** The maximum voltage at the $I_{\text{OUT}}$ pin for which the output currnet will be equal to the programmed value. #### **Power-On Glitch Energy** Power-on glitch energy is the impulse injected into the analog output when the AD5422 is powered-on. It is specified as the area of the glitch in nV-sec. See Table TBD #### Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state, but the output voltage remains constant. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Table TBD #### Glitch Impulse Peak Amplitude Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the amplitude of the glitch in mV and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Table TBD. #### Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. #### Power Supply Rejection Ratio (PSRR) PSRR indicates how the output of the DAC is affected by changes in the power supply voltage. #### Reference TC Reference TC is a measure of the change in the reference output voltage with a change in temperature. It is expressed in ppm/°C. #### Line Regulation Line regulation is the change in reference output voltage due to a specified change in supply voltage. It is expressed in ppm/V. #### **Load Regulation** Load regulation is the change in reference output voltage due to a specified change in load current. It is expressed in ppm/mA. #### Thermal Hysteresis Thermal hysteresis is the change of reference output voltage after the device is cycled through temperatures from +25°C to -40°C to +85°C and back to +25°C. This is a typical value from a sample of parts put through such a cycle. See Table TBDfor a histogram of thermal hysteresis. $$V_{O\_HYS} = V_O(25^{\circ}\text{C}) - V_{O\_TC}$$ $$V_{O\_HYS}(ppm) = \frac{V_O(25^{\circ}\text{C}) - V_{O\_TC}}{V_O(25^{\circ}\text{C})} \times 10^{6}$$ where: $$V_{\rm O}(25^{\circ}{\rm C}) = {\rm V_{\rm O}}$$ at 25°C $V_{\rm O\_{\it TC}} = {\rm V_{\rm O}}$ at 25°C after temperature cycle #### THEORY OF OPERATION The AD5422 is a precision digital to current loop and voltage output converter designed to meet the requirements of industrial process control applications. It provides a high precision, fully integrated, low cost single-chip solution for generating current loop and unipolar/bipolar voltage outputs. The current ranges available are; 0 to 20mA, 0 to 24mA and 4 to 20mA, the voltage ranges available are; 0 to 5V, $\pm 5$ V, 0 to 10V and $\pm 10$ V, the current and voltage outputs are available on separate pins and only one is active at any one time. The desired output configuration is user selectable via the CONTROL register. #### **ARCHITECTURE** The DAC core architecture of the AD5422 consists of two matched DAC sections. A simplified circuit diagram is shown in Figure 57. The 4 MSBs of the 16-bit data word are decoded to drive 15 switches, E1 to E15. Each of these switches connects 1 of 15 matched resistors to either ground or the reference buffer output. The remaining 12 bits of the data-word drive switches S0 to S11 of a 12-bit voltage mode R-2R ladder network. Figure 57. DAC Ladder Structure The voltage output from the DAC core is either converted to a current (see diagram, Figure 58) which is then mirrored to the supply rail so that the application simply sees a current source output with respect to ground or it is buffered and scaled to output a software selectable unipolar or bipolar voltage range (See diagram, Figure 59). The current and voltage are output on separate pins and cannot be output simultaneously. Figure 58. Voltage to Current conversion circuitry Figure 59. Voltage Output #### **Voltage Output Amplifier** The voltage output amplifier is capable of generating both unipolar and bipolar output voltages. It is capable of driving a load of 2 k\Omega in parallel with 1 $\mu F$ to AGND. The source and sink capabilities of the output amplifier can be seen in Figure TBD. The slew rate is 1 V/ $\mu s$ with a full-scale settling time of 10 $\mu s$ , (10V step). Figure 59 shows the voltage output drving a load, $R_L$ on top of a common mode voltage of up to $\pm 3V$ . In output module applications where a cable could possibly become disconnected from +V\_SENSE} resulting in the amplifier loop being broken and most probably resulting in large destructive voltages on $V_{\rm OUT}$ , a resistor, $R_{\rm l}$ , of value $2k\Omega$ to $5k\Omega$ should be included as shown to ensure the amplifier loop is kept closed. #### **Driving Large Capacitive Loads** The voltage output amplifier is capable of driving capacitive loads of up to 1uF with the addition of a non-polarised 4nF compensation capacitor between the $C_{\text{COMP1}}$ and $C_{\text{COMP2}}$ pins. Without the compensation capacitor, up to 20nF capacitive loads can be driven. #### **Reference Buffers** The AD5422 can operate with either an external or internal reference. The reference input has an input range of 4 V to 5 V, 5 V for specified performance. This input voltage is then buffered before it is applied to the DAC. #### **SERIAL INTERFACE** The AD5422 is controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 MHz. It is compatible with SPI\*, QSPI™, MICROWIRE™, and DSP standards. #### **Input Shift Register** The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. Data is clocked in on the rising edge of SCLK. The input register consists of 8 control bits and 16 data bits as shown in Table 7. The 24 bit word is unconditionally latched on the rising edge of LATCH. Data will continue to be clocked in irrespective of the state of LATCH, on the rising edge of LATCH the data that is present in the input register will be latched, in other words the last 24 bits to be clocked in before ### **Preliminary Technical Data** **AD5422** the rising edge of LATCH will be the data that is latched. The timing diagram for this operation is shown in Figure 2. Table 7. Input Shift Register Format rising SCLK edges are applied before LATCH is brought high, the input data will also be invalid. | MSB | • | • | | , | | | | | | | | | | | | | | | | | | | | LS | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|---------|----------|----------|----------|---------|----------|-----|-----|-----|-----|------------------|-------|----|--------------|------|------------|----------|------|------|----|----|--|--| | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | [ | D3 [ | )2 [ | 01 | D0 | | | | | ADDRESS WORD | | | | | | | | | | | | | DATA WORD | | | | | | | | | | | | | | Table | e 8. Co | ntrol | Word | Functi | ons | | | | | | | | C | ONTROLL | .ER | | | | AD5 | 42 | 2* | | | | | | | Addr<br>Word | | F | unctio | n | | | | | | | | | SI | DATA<br>ERIAL CL | | | • | | DIN<br>CLK | | | | | | | | | 00000 | 0000 | N | lo Oper | ation ( | NOP) | | | | | | | | c | ONTROL | оит - | | $\leftarrow$ | → LA | тсн | | | | | | | | | 00000 | 0001 | D | ATA Re | gister | | | | | | | | | | | | | | | | | | | | | | | | 00000 | 0010 | | eadbac<br>See Tab | | ter val | ue as p | er Rea | d Addı | ress | | | | | DATA IN | | | | | s | DO<br>I | | | | | | | | 01010 | 0101 | C | ONTRO | L Regi | ster | | | | | | | | | | | | | | 91 | V<br>DIN | | | | | | | | 01010 | 0110 | R | ESET Re | egister | | | | | | | | | | | | | | | AD5 | | | | | | | | | Stan | dalon | e Ope | eration | 7 | | | | | | | | | | | | | | | CLK | | | | | | | | | | | • | | | both a | contir | 110116 | and no | ncon- | | | | | | | | + + | → LA | тсн | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | he serial interface works with both a continuous and noncon-<br>nuous serial clock. A continuous SCLK source can only be<br>sed if LATCH is taken high after the correct number of data<br>its have been clocked in. In gated clock mode, a burst clock | | | | | | | | | | | L | S | DO | | | | | | | | | | | | | | Standalone Operation The serial interface works with both a continuous and noncontinuous serial clock. A continuous SCLK source can only be used if LATCH is taken high after the correct number of data bits have been clocked in. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and | | | | | | | | | | | | | | | | | | | | | | | | | | | | conta | ining t | he exa | act nun | nber of | clock | cycles | must b | e used | l, and | | | | | | | | | | SI | DIN | | | | | | | | LATO | CH mu | st be t | aken h | igh aft | er the | final cl | ock to | latch t | he | | | | | | | | | | AD5 | 42 | 2* | | | | | | | data. | The fir | st risi | ng edge | e of SC | LK tha | at clock | ks in th | e MSF | 3 of the | 2 | | | | | | | | | | | | | | | | | | dataw | ord m | arks tl | he begi | nning | ot the | write c | ycle. E | xactly | 24 | | | | | | | | " | | CLK | | | | | | | | | - | | - | must b | | | | | | | | | | | | | | | → LA | ТСН | | | | | | | | | • | | | ATCH | | _ | _ | | | _ | | | | | | | | | | | | | | | | | | | SCLK | Cedge, | the da | ata writ | ten wi | ll be in | valid. | If more | than | 24 | | | | | | | | | | SI | DO | | | | | | | I CR #### **Daisy-Chain Operation** For systems that contain several devices, the SDO pin can be used to daisy chain several devices together as shown in Figure 60. This daisy-chain mode can be useful in system diagnostics and in reducing the number of serial interface lines. Daisychain mode is enabled by setting the DCEN bit of the CONTROL register. The first rising edge of SCLK that clocks in the MSB of the dataword marks the beginning of the write cycle. SCLK is continuously applied to the input shift register. If more than 24 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the falling edge of SCLK and is valid on the next rising edge. By connecting the SDO of the first device to the SDIN input of the next device in the chain, a multidevice interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal $24 \times N$ , where N is the total number of AD5422 devices in the chain. When the serial transfer to all devices is complete, LATCH is taken high. This latches the input data in each device in the daisy chain. The serial clock can be a continuous or a gated clock. A continuous SCLK source can only be used if LATCH is taken high after the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and LATCH must be taken high after the final clock to latch the data. See Figure 4 for a timing diagram. #### **Readback Operation** Readback mode is invoked by setting the control word and read address as shown in Table 9 and Table 10 when writing to the input register. The next write to the AD5422 should be a NOP command which will clock out the data from the previously addressed register as shown in Figure 3. By default the SDO pin is disabled, after having addressed the AD5422 for a read operation, a rising edge on LATCH will enable the SDO pin in anticipation of data being clocked out, after the data has been clocked out on SDO, a rising edge on LATCH will disable (tri-state) the SDO pin once again. To read back the data register for example, the following sequence should be implemented: - Write 0x020001 to the AD5422 input register. This configures the part for read mode with the data register selected. - 2. Follow this with a second write, a NOP condition, 0x0000000 During this write, the data from the register is clocked out on the SDO line. Table 9. Input Shift Register Contents for a read operation | IVIJU | | | | | | | | | | | | | | | | | | | | | | | LJD | |-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|---------------|-----| | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Read<br>Addre | ess | Table 10. Read Address Decoding | Read Address | Function | |--------------|-----------------------| | 00 | Read Status Register | | 01 | Read Data Register | | 10 | Read Control Register | #### **DEFAULT CONFIGURATION** On initial power-up of the AD5422 the power-on-reset circuit ensures that all registers are loaded with zero-code, as such the default output is the current output with the 4mA to 20mA range selected, the current output until a value is programmed is 0mA. The voltage output pin will be in three-state. An alternative current range or a voltage output range may be selected via the CONTROL register. #### TRANSFER FUNCTION #### **Voltage Output** For a unipolar voltage output range, the output voltage expression is given by $$V_{OUT} = V_{REFIN} \times Gain \left\lceil \frac{D}{2^N} \right\rceil$$ For a bipolar voltage output range, the output voltage expression is given by $$V_{OUT} = V_{REFIN} \times Gain \left[ \frac{D}{2^N} \right] - \frac{Gain \times V_{REFIN}}{2}$$ where: *D* is the decimal equivalent of the code loaded to the DAC. *N* is the bit resolution of the DAC. $V_{REFIN}$ is the reference voltage applied at the REFIN pin. *Gain* is an internal gain whose value depends on the output range selected by the user as shown in Table 11. Table 11. | Output Range | Gain Value | |--------------|------------| | +5 V | 1 | | +10 V | 2 | | ±5 V | 2 | | ±10 V | 4 | #### **Current Output** For the 0 to 20mA, 0 to 24mA and 4 to 20mA current output ranges the output current expressions are respectively given by $$I_{OUT} = \left\lfloor \frac{20mA}{2^N} \right\rfloor \times D$$ $$I_{OUT} = \left\lceil \frac{24mA}{2^N} \right\rceil \times D$$ $$I_{OUT} = \left\lceil \frac{16mA}{2^N} \right\rceil \times D + 4mA$$ where: *D* is the decimal equivalent of the code loaded to the DAC. *N* is the bit resolution of the DAC. #### **DATA REGISTER** The DATA register is addressed by setting the control word of the input shift register to 0x01. The data to be written to the DATA register is entered in positions D15 to D0 as shown in Table 12, #### Table 12. Programming the Data Register | MSB | | | | | | | | | | | | | | | LSB | |-----|-----------|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | DATA WORD | | | | | | | | | | | | | | | #### **CONTROL REGISTER** The CONTROL register is addressed by setting the control word of the input shift register to 0x55. The data to be written to the CONTROL register is entered in positions D15 to D0 as shown in Table 13. The CONTROL register functions are shown in Table 14. Table 13. Programming the CONTROL Register | MSB | | | | | | | | | | | | | | | LSB | |--------|--------|------|-------|----------|-----|----|---------|----|----|------|------|----|----|----|-----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | CLRSEL | OVRRNG | REXT | OUTEN | SR CLOCK | | | SR STEP | | | SREN | DCEN | R2 | R1 | R0 | | #### **Table 14. Control Register Functions** | 1 4010 1 11 0011 | | |------------------|-------------------------------------------------------------------------------------------------------------------| | Option | Description | | CLRSEL | See Table 20 for a description of the CLRSEL operation | | OVRRNG | Setting this bit increases the voltage output range by 10%. Further details in Features section | | REXT | Setting this bit selects the external current setting resistor, Further details in Features section | | OUTEN | Output enable. This bit must be set to enable the outputs, The range bits select which output will be functional. | | SR CLOCK | See Features Section. Digital Slew Rate Control | | SR STEP | See Features Section. Digital Slew Rate Control | | SREN | Digital Slew Rate Control enable | | DCEN | Daisychain enable | | R2,R1,R0 | Output range select. See Table 15 | | DECET DECL | | #### **Table 15. Output Range Options** | Tuble 13. Output Runge Options | | | | | | | | | | | |--------------------------------|--------------|--------------------------------|--|--|--|--|--|--|--|--| | R1 | RO | Output Range Selected | | | | | | | | | | 0 | 0 | 0 to +5V Voltage Range | | | | | | | | | | 0 | 1 | 0 to 10V Voltage Range | | | | | | | | | | 1 | 0 | ±5V Voltage Range | | | | | | | | | | 1 | 1 | ±10V Voltage Range | | | | | | | | | | 0 | 1 | 4 to 20 mA Current Range | | | | | | | | | | 1 | 0 | 0 to 20 mA Current Range | | | | | | | | | | 1 | 1 | 0 to 24 mA Current Range | | | | | | | | | | | R1 0 0 1 1 1 | R1 R0 0 0 0 1 1 0 1 1 0 1 | | | | | | | | | #### RESET REGISTER The RESET register is addressed by setting the control word of the input shift register to 0x56. The data to be written to the RESET register is entered in positions D15 to D0 as shown in Table 16. The RESET register options are shown in Table 16 and Table 17. #### Table 16. Programming the RESET Register | MSB | | | | | | | | | | | | | | | LSB | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-------| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | | | | | | | | | | RESET | #### **Table 17. RESET register Functions** | Option | Description | |--------|-------------------------------------------------------------------------------------------------| | RESET | Setting this bit performs a reset operation, restoring the AD5422 to its initial power on state | #### **STATUS REGISTER** The STATUS register is a read only register. The STATUS register functionality is shown in Table 18 and Table 19. #### Table 18. Decoding the STATUS Register MSB LSB | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|------------------------|-------------|-----------| | | | | | | | | | | | | | | I <sub>OUT</sub> FAULT | SLEW ACTIVE | OVER TEMP | **Table 19. STATUS Register Functions** | Option | Description | |------------------------|------------------------------------------------------------------------------------| | I <sub>OUT</sub> FAULT | This bit will be set if a fault is detected on the lout pin. | | SLEW ACTIVE | This bit will be set while the output value is slewing (slew rate control enabled) | | OVERTEMP | This bit will be set if the AD5422 core temperature exceeds approx. 150°C. | #### **FEATURES** #### **FAULT ALERT** The AD5422 is equipped with a FAULT pin, this is an opendrain output allowing several AD5422 devices to be connected together to one pull-up resistor for global fault detection. The FAULT pin is forced active by any one of the following fault scenarios; - 1) The Voltage at I<sub>OUT</sub> attempts to rise above the compliance range, due to an open-loop circuit or insufficient power supply voltage. The IOUT current is controlled by a PMOS transistor and internal amplifier as shown in Figure 58. The internal circuitry that develops the fault output avoids using a comparator with "window limits" since this would require an actual output error before the FAULT output becomes active. Instead, the signal is generated when the internal amplifier in the output stage has less than approxiamately one volt of remaining drive capability (when the gate of the output PMOS transistor nearly reaches ground). Thus the FAULT output activates slightly before the compliance limit is reached. Since the comparison is made within the feedback loop of the output amplifier, the output accuracy is maintained by its open-loop gain and an output error does not occur before the FAULT output becomes active. - 2) If the core temperature of the AD5422 exceeds approx. $150^{\circ}C$ The OPEN CCT and OVER TEMP bits of the STATUS register are used in conjunction with the FAULT pin to inform the user which one of the fault conditions caused the FAULT pin to be asserted. See Table 18 and Table 19. #### **VOLTAGE OUTPUT SHORT CIRCUIT PROTECTION** Under normal operation the voltage output will sink/source 5mA and maintain specified operation. The maximum current that the voltage output will deliver is 10mA, this is the short circuit current. #### **ASYNCHRONOUS CLEAR (CLEAR)** CLEAR is an active high clear that allows the voltage output to be cleared to either zero-scale code or mid-scale code, user-selectable via the CLEAR SELECT pin or the CLRSEL bit of the CONTROL register as described in Table 20. (The Clear select feature is a logical OR function of the CLEAR SELECT pin and the CLRSEL bit). The Current output will clear to the bottom of its programmed range. It is necessary to maintain CLEAR high for a minimum amount of time (see Figure 2) to complete the operation. When the CLEAR signal is returned low, the output remains at the cleared value until a new value is programmed. **Table 20. CLEAR SELECT Options** | CLR SELECT | Output C | LR Value | |------------|-----------------------|----------------------| | | Unipolar Output Range | Bipolar Output Range | | 0 | 0 V | 0 V | | _1 | Mid-Scale | Negative Full-Scale | #### **INTERNAL REFERENCE** The AD5422 contains an integrated $\pm 5V$ voltage reference with initial accuracy of $\pm 2mV$ max and a temperature drift coefficient of $\pm 10$ ppm max. The reference voltage is buffered and externally available for use elsewhere within the system. See Figure 56 for a load regulation graph of the Integrated reference. #### **EXTERNAL CURRENT SETTING RESISTOR** Referring to Figure 58, R1 is an internal sense resistor as part of the voltage to current conversion circuitry. The stability of the output current over temperature is dependent on the stability of the value of R1. As a method of improving the stability of the output current over temperature an external precision $15k\Omega$ low drift resistor can be connected to the R<sub>SET</sub> pin of the AD5422 to be used instead of the internal resistor R1. The external resistor is selected via the CONTROL register. See Table 13. #### **VOLTAGE OUTPUT OVER-RANGE** An over-range facility is provided on the voltage output. When enabled via the CONTROL register, the selected output range will be over-ranged by 10%. #### **DIGITAL POWER SUPPLY** By default the DV<sub>CC</sub> pin accepts a power supply of 2.7V to 5.5V, alternatively, via the DV<sub>CC</sub> SELECT pin an internal 4.5V power supply may be output on the DV<sub>CC</sub> pin for use as a digital power supply for other devices in the system or as a termination for pull-up resistors. This facility offers the advantage of not having to bring a digital supply across an isolation barrier. The internal power supply is enabled by leaving the DV<sub>CC</sub> SELECT pin unconnected. To disable the internal supply DV<sub>CC</sub> SELECT should be tied to 0V. #### **EXTERNAL BOOST FUNCTION** The addition of an external boost transistor as shown in Figure 61 will reduce the power dissipated in the AD5422 by reducing the current flowing in the on-chip output transistor (dividing it by the current gain of the external circuit). A discrete NPN transistor with a breakdown voltage, $BV_{\text{CEO}}$ , greater than 60V can be used. The external boost capability has been developed for those users who may wish to use the AD5422 at the extremes of the supply voltage, load current and temperature range. The boost transistor can also be used to reduce the amount of temperature induced drift in the part. This will minimise the temperature induced drift of the on-chip voltage reference, which improves drift and linearity. Figure 61. External Boost Configuration #### **DIGITAL SLEW RATE CONTROL** The Slew Rate Control feature of the AD5422 allows the user to control the rate at which the output value changes. This feature is available on both the current and voltage outputs. With the slew rate control feature disabled the output value will change at a rate limited by the output drive circuitry and the attached load. If the user wishes to reduce the slew rate this can be achieved by enabling the slew rate control feature. With the feature enabled via the SREN bit of the CONTROL register, (See Table 13) the output, instead of slewing directly between two values, will step digitally at a rate defined by two parameters accessible via the CONTROL register as shown in Table 13. The parameters are SR CLOCK and SR STEP. SR CLOCK defines the rate at which the digital slew will be updated, e.g. if the selected update rate is 1MHz the output will update every 1µs, SR STEP defines by how much the output value will change at each update. Together both parameters define the rate of change of the output value. Table 21 and Table 22 outline the range of values for both the SR CLOCK and SR STEP parameters. Table 21. Slew Rate Update Clock Options | SR CLOCK | Update Clock Frequency (Hz) | |----------|-----------------------------| | 0000 | 1000000 | | 0001 | 500000 | | 0010 | 333333 | | 0011 | 250000 | | 0100 | 200000 | | 0101 | 100000 | | 0110 | 50000 | | 0111 | 33333 | | 1000 | 25000 | | 1001 | 20000 | | 1010 | 12500 | | 1011 | 10000 | | 1100 | 8333 | | 1101 | 6666 | | 1110 | 5000 | | 1111 | 3921 | **Table 22. Slew Rate Step Size Options** | SR STEP | Step Size (LSBs) | |---------|------------------| | 000 | 1 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | The following equation describes the slew rate as a function of the step size, the update clock frequency and the LSB size. $$SlewRate = \frac{StepSize \times UpdateClockFrequency \times LSBSize}{1 \times 10^{6}}$$ Where: Slew Rate is expressed in A/ $\mu$ s For I<sub>OUT</sub> or V/ $\mu$ s for V<sub>OUT</sub> LSBSize = Fullscale Range / 65536 When the slew rate control feature is enabled, all output changes will change at the programmed slew rate, i.e. if the CLEAR pin is asserted the output will slew to the clear value at the programmed slew rate. The output can be halted at its current value with a write to the CONTROL register. To avoid halting the output slew, the SLEW ACTIVE bit can be used to check that the slew has completed before writing to the AD5422 registers. See Table 18. #### **IOUT FILTERING CAPACITORS** Two capacitors may be placed between the pins CAP1, CAP2 and $AV_{\rm DD}$ as shown in Figure 62. The capacitors form a filter on the current output circuitry reducing the bandwidth and the rate of change of the output current. Figure 62. IOUT Filtering Capacitors #### APPLICATIONS INFORMATION #### **DRIVING INDUCTIVE LOADS** When driving inductive or poorly defined loads connect a $0.01\mu F$ capacitor between $I_{OUT}$ and GND. This will ensure stability with loads beyond 50mH. There is no maximum capacitance limit. The capacitive component of the load may cause slower settling, though this may be masked by the settling time of the AD5422. #### TRANSIENT VOLTAGE PROTECTION The AD5422 contains ESD protection diodes which prevent damage from normal handling. The industrial control environment can, however, subject I/O circuits to much higher transients. In order to protect the AD5422 from excessively high voltage transients , external power diodes and a surge current limiting resistor may be required, as shown in Figure 63. The constraint on the resistor value is that during normal operation the output level at IOUT must remain within its voltage compliance limit of $AV_{DD} - 2.5V$ and the two protection diodes and resistor must have appropriate power ratings. Figure 63. Output Transient Voltage Protection #### **LAYOUT GUIDELINES** In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5422 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5422 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5422 should have ample supply bypassing of 10 $\mu F$ in parallel with 0.1 $\mu F$ on each supply located as close to the package as possible, ideally right up against the device. The 10 $\mu F$ capacitors are the tantalum bead type. The 0.1 $\mu F$ capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI) such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. The power supply lines of the AD5422 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to avoid radiating noise to other parts of the board and should never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between them (not required on a multilayer board that has a separate ground plane, but separating the lines helps). It is essential to minimize noise on the REFIN line because it couples through to the DAC output. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feed through the board. A microstrip technique is by far the best, but not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, while signal traces are placed on the solder side. #### **GALVANICALLY ISOLATED INTERFACE** In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that might occur. The *i*Coupler\* family of products from Analog Devices provides voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5422 make it ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 64 shows a 4-channel isolated interface to the AD5422 using an ADuM1400. For further information, visit http://www.analog.com/icouplers. \*ADDITIONAL PINS OMITTED FOR CLARITY Figure 64. Isolated Interface #### MICROPROCESSOR INTERFACING Microprocessor interfacing to the AD5422 is via a serial bus that uses protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a latch signal. The AD5422 require a 24-bit data-word with data valid on the rising edge of SCLK. For all interfaces, the DAC output update is initiated on the rising edge of LATCH. The contents of the registers can be read using the readback function. #### THERMAL AND SUPPLY CONSIDERATIONS The AD5422 is designed to operate at a maximum junction temperature of 125°C. It is important that the device is not operated under conditions that will cause the junction temperature to exceed this value . Excessive junction temperature can occur if the AD5422 is operated from the maximum $AV_{\rm DD}$ and driving the maximum current (24mA) directly to ground. In this case the ambient temperature should be controlled or $AV_{\rm DD}$ should be reduced. The conditions will depend on the device package. Figure 65. Maximum Power Dissipation Vs Ambient Temperature At maximum ambient temperature of 85°C the 24-lead TSSOP package can dissipate 950mW and the 40-lead LFCSP package can dissipate 1.42W. To ensure the junction temperature does not exceed 125°C while driving the maximum current of 24mA directly into ground (also adding an on-chip current of 3mA), $AV_{DD}$ should be reduced from the maximum rating to ensure the package is not required to dissipate more power than stated above. See Table 23, Figure 65 and Figure 66. Figure 66. Maximum Supply Voltage Vs Ambient Temperature Table 23. Thermal and Supply considerations for each package | | TSSOP | LFCSP | | |----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--| | Maximum allowed power dissipation when operating at an ambient temperature of 85°C | $\frac{T_J \text{ max} - T_A}{\Theta_{\text{JA}}} = \frac{125 - 85}{42} = 950 mW$ | $\frac{T_J \text{ max} - T_A}{\Theta_{\text{JA}}} = \frac{125 - 85}{28} = 1.42W$ | | | Maximum allowed ambient temperature when operating from a supply of 60V and driving 24mA directly to ground. | $T_J \max - P_D \times \Theta_{JA} = 125 - (40 \times 0.027) \times 42 = 79^{\circ}C$ | $T_{J} \text{ max-} P_{D} \times \Theta_{JA} = 125 - (40 \times 0.027) \times 28 > 85^{\circ}C$ | | | Maximum allowed supply voltage when operating at an ambient temperature of 85°C and driving 24mA directly to ground. | $\frac{T_J \max - T_A}{AI_{DD} \times \Theta_{JA}} = \frac{125 - 85}{0.027 \times 42} = 35V$ | $\frac{T_J \max - T_A}{AI_{DD} \times \Theta_{JA}} = \frac{125 - 85}{0.027 \times 28} = 53V$ | | ### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-153-ADT Figure 67. 24-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP\_EP] (RE-24) #### COMPLIANT TO JEDEC STANDARDS MO-220-VJJD-2 Figure 68. 40-Lead Lead Frame Chip Scale Package (CP-40) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |------------|-------------------|---------------------|----------------| | AD5422BREZ | -40°C to 85°C | 24 Lead TSSOP_EP | RE-24 | | AD5422BCPZ | -40°C to 85°C | 40 Lead LFCSP | CP-40 | Rev. PrE | Page 35 of 37 **AD5422** **Preliminary Technical Data** ### NOTES | Preliminary To | echnical Data | |----------------|---------------| |----------------|---------------| **AD5422** ### **NOTES**