### SMART 3 ADVANCED BOOT BLOCK 4-, 8-, 16-, 32-MBIT FLASH MEMORY FAMILY 28F400B3, 28F800B3, 28F160B3, 28F320B3 28F008B3, 28F016B3, 28F032B3 - Flexible SmartVoltage Technology - 2.7 V–3.6 V Read/Program/Erase - 12 V V<sub>PP</sub> Fast Production Programming - 2.7 V or 1.65 V I/O Option - Reduces Overall System Power - High Performance - 2.7 V-3.6 V: 90 ns Max Access Time - 3.0 V-3.6 V: 80 ns Max Access Time - Optimized Block Sizes - Eight 8-KB Blocks for Data, Top or Bottom Locations - Up to Sixty-Three 64-KB Blocks for Code - Block Locking - V<sub>CC</sub>-Level Control through WP# - Low Power Consumption - 10 mA Typical Read Current - Absolute Hardware-Protection - V<sub>PP</sub> = GND Option - V<sub>CC</sub> Lockout Voltage - **Extended Temperature Operation** - -40 °C to +85 °C - Flash Data Integrator Software - Flash Memory Manager - System Interrupt Manager - Supports Parameter Storage, Streaming Data (e.g., Voice) - Automated Program and Block Erase - Status Registers - Extended Cycling Capability - Minimum 100,000 Block Erase Cycles Guaranteed - Automatic Power Savings Feature - Typical I<sub>CCS</sub> after Bus Inactivity - Standard Surface Mount Packaging - 48-Ball μBGA\* Package - 48-Lead TSOP Package - 40-Lead TSOP Package - Footprint Upgradeable - Upgrade Path for 4-, 8-, 16-, and 32-Mbit Densities - ETOX<sup>™</sup> VI (0.25 μ) Flash Technology The new Smart 3 Advanced Boot Block, manufactured on Intel's latest 0.25 μ technology, represents a feature-rich solution at overall lower system cost. Smart 3 flash memory devices incorporate low voltage capability (2.7 V read, program and erase) with high-speed, low-power operation. Several new features have been added, including the ability to drive the I/O at 1.65 V, which significantly reduces system active power and interfaces to 1.65 V controllers. A new blocking scheme enables code and data storage within a single device. Add to this the Intel-developed Flash Data Integrator (FDI) software and you have the most cost-effective, monolithic code plus data storage solution on the market today. Smart 3 Advanced Boot Block products will be available in 40-lead and 48-lead TSOP and 48-ball μBGA\* packages. Additional information on this product family can be obtained by accessing Intel's WWW page: http://www.intel.com/design/flcomp. May 1998 Order Number: 290580-004 Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. The 28F400B3, 28F800/008B3, 28F160/016B3, 38F320/032B3 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from: Intel Corporation P.O. Box 5937 Denver, CO 80217-9808 or call 1-800-548-4725 or visit Intel's Website at http://www.intel.com COPYRIGHT © INTEL CORPORATION 1996, 1997, 1998 CG-041493 \*Third-party brands and names are the property of their respective owners ### **CONTENTS** | PAGE | PAGE | |---------------------------------------------------|---------------------------------------------------------------| | 1.0 INTRODUCTION5 | 3.5 Power Consumption19 | | 1.1 Smart 3 Advanced Boot Block Flash | 3.5.1 Active Power20 | | Memory Enhancements5 | 3.5.2 Automatic Power Savings (APS)20 | | 1.2 Product Overview6 | 3.5.3 Standby Power20 | | 2.0 PRODUCT DESCRIPTION6 | 3.5.4 Deep Power-Down Mode20 | | 2.1 Package Pinouts6 | 3.6 Power-Up/Down Operation20 | | 2.2 Block Organization10 | 3.6.1 RP# Connected to System Reset20 | | 2.2.1 Parameter Blocks10 | 3.6.2 V <sub>CC</sub> , V <sub>PP</sub> and RP# Transitions20 | | 2.2.2 Main Blocks10 | 3.7 Power Supply Decoupling21 | | 3.0 PRINCIPLES OF OPERATION10 | 4.0 ELECTRICAL SPECIFICATIONS22 | | 3.1 Bus Operation11 | 4.1 Absolute Maximum Ratings22 | | 3.1.1 Read12 | 4.2 Operating Conditions23 | | 3.1.2 Output Disable12 | 4.3 Capacitance23 | | 3.1.3 Standby12 | 4.4 DC Characteristics24 | | 3.1.4 Deep Power-Down / Reset | 4.5 AC Characteristics—Read Operations27 | | 3.1.5 Write12 | 4.6 AC Characteristics—Write Operations29 | | 3.2 Modes of Operation13 | 4.7 Program and Erase Timings30 | | 3.2.1 Read Array13 | 5.0 RESET OPERATIONS32 | | 3.2.2 Read Identifier14 | | | 3.2.3 Read Status Register15 | 6.0 ORDERING INFORMATION33 | | 3.2.4 Program Mode15 | 7.0 ADDITIONAL INFORMATION34 | | 3.2.5 Erase Mode16 | | | 3.3 Block Locking19 | APPENDIX A: Write State Machine Current/Next States35 | | 3.3.1 WP# = V <sub>IL</sub> for Block Locking19 | Current/Next States | | 3.3.2 WP# = V <sub>IH</sub> for Block Unlocking19 | APPENDIX B: Access Time vs. | | 3.4 V <sub>PP</sub> Program and Erase Voltages19 | Capacitive Load36 | | 3.4.1 $V_{PP} = V_{IL}$ for Complete Protection19 | APPENDIX C: Architecture Block Diagram37 | | | APPENDIX D: Smart 3 Advanced Boot Block Memory Maps38 | | | APPENDIX E: Program and Erase Flowcharts .43 | ### **REVISION HISTORY** | Number | Description | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | -001 | Original version | | -002 | Section 3.4, VPP Program and Erase Voltages, added Updated Figure 9: Automated Block Erase Flowchart Updated Figure 10: Erase Suspend/Resume Flowchart (added program to table) Updated Figure 16: AC Waveform: Program and Erase Operations (updated notes) IPPR maximum specification change from ±25 µA to ±50 µA Program and Erase Suspend Latency specification change Updated Appendix A: Ordering Information (included 8 M and 4 M information) Updated Figure, Appendix D: Architecture Block Diagram (Block info. in words not bytes) Minor wording changes | | -003 | Combined byte-wide specification (previously 290605) with this document Improved speed specification to 80 ns (3.0 V) and 90 ns (2.7 V) Improved 1.8 V I/O option to minimum 1.65 V (Section 3.4) Improved several DC characteristics (Section 4.4) Improved several AC characteristics (Section 4.5 and 4.6) Combined 2.7 V and 1.8 V DC characteristics (Section 4.4) Added 5 V V <sub>PP</sub> read specification (Section 3.4) Removed 120 ns and 150 ns speed offerings Moved Ordering Information from Appendix to Section 6.0; updated information Moved Additional Information from Appendix to Section 7.0 Updated figure Appendix B, Access Time vs. Capacitive Load Updated figure Appendix C, Architecture Block Diagram Moved Program and Erase Flowcharts to Appendix E Updated Program Flowchart Updated Program Suspend/Resume Flowchart Minor text edits throughout. | | -004 | Added 32-Mbit density Added 98H as a reserved command (Table 4) A <sub>1</sub> -A <sub>20</sub> = 0 when in read identifier mode (Section 3.2.2) Status register clarification for SR3 (Table 7) V <sub>CC</sub> and V <sub>CCQ</sub> absolute maximum specification = 3.7 V (Section 4.1) Combined I <sub>PPW</sub> and I <sub>CCW</sub> into one specification (Section 4.4) Combined I <sub>PPE</sub> and I <sub>CCW</sub> into one specification (Section 4.4) Max Parameter Block Erase Time (twHQV2/tEHQV2) reduced to 4 sec (Section 4.7) Max Main Block Erase Time (twHQV3/tEHQV3) reduced to 5 sec (Section 4.7) Erase suspend time @ 12 V (twHRH2/tEHRH2) changed to 5 μs typical and 20 μs maximum (Section 4.7) Ordering Information updated (Section 6.0) Write State Machine Current/Next States Table updated (Appendix A) Program Suspend/Resume Flowchart updated (Appendix F) Erase Suspend/Resume Flowchart updated (Appendix F) Text clarifications throughout | ### 1.0 INTRODUCTION This datasheet contains the specifications for the Advanced Boot Block flash memory family, which is optimized for low power, portable systems. This family of products features 1.65 V-2.5 V or 2.7 V-3.6 V I/Os and a low V<sub>CC</sub>/V<sub>PP</sub> operating range of 2.7 V-3.6 V for read, program, and erase operations. In addition this family is capable of fast programming at 12 V. Throughout this document, the term "2.7 V" refers to the full voltage range 2.7 V-3.6 V (except where noted otherwise) and "VPP = 12 V" refers to 12 V ±5%. Section 1.0 and 2.0 provide an overview of the flash memory family including applications, pinouts and pin descriptions. Section 3.0 describes the memory organization and operation for these products. Sections 4.0 and 5.0 contain the operating specifications. Finally, Sections 6.0 and 7.0 provide ordering and other reference information. ### 1.1 Smart 3 Advanced Boot Block Flash Memory Enhancements The Smart 3 Advanced Boot Block flash memory features - Enhanced blocking for easy segmentation of code and data or additional design flexibility - · Program Suspend to Read command - V<sub>CCQ</sub> input of 1.65 V-2.5 V on all I/Os. See Figures 1 through 4 for pinout diagrams and V<sub>CCQ</sub> location - Maximum program and erase time specification for improved data storage. Table 1. Smart 3 Advanced Boot Block Feature Summary | Feature | 28F008B3, 28F016B3,<br>28F032B3 <sup>(1)</sup> | 28F400B3 <sup>(2),</sup> 28F800B3,<br>28F160B3, 28F320B3 | Reference | |---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------| | V <sub>CC</sub> Read Voltage | 2.7 V- | - 3.6 <b>V</b> | Section 4.2, 4.4 | | V <sub>CCQ</sub> I/O Voltage | 1.65 V-2.5 V | or 2.7 V– 3.6 V | Section 4.2, 4.4 | | V <sub>PP</sub> Program/Erase Voltage | 2.7 V– 3.6 V or | 11.4 V- 12.6 V | Section 4.2, 4.4 | | Bus Width | 8-bit | 16 bit | Table 3 | | Speed | 80 ns, 90 ns, | 100 ns, 110 ns | Section 4.5 | | Memory Arrangement | 1024 Kbit x 8 (8 Mbit),<br>2048 Kbit x 8 (16 Mbit),<br>4096 Kbit x 8 (32 Mbit)<br>256 Kbit x 16 (4 Mbit),<br>512 Kbit x 16 (8 Mbit),<br>1024 Kbit x 16 (16 Mbit),<br>2048 Kbit x 16 (32 Mbit) | | Section 2.2 | | Blocking (top or bottom) | Eight 8-Kbyte par<br>Seven 64-Kbyte<br>Fifteen 64-Kbyte<br>Thirty-one 64-Kbyte<br>Sixty-three 64-Kbyte | Section 2.2<br>Appendix D | | | Locking | WP# locks/unlock<br>All other blocks p | Section 3.3<br>Table 8 | | | Operating Temperature | Extended: -4 | Section 4.2, 4.4 | | | Program/Erase Cycling | 100,00 | Section 4.2, 4.4 | | | Packages | 40-lead TSOP(1), 48-Ball<br>μBGA* CSP(2) | 48-Lead TSOP, 48-Ball<br>μBGA CSP <sup>(2)</sup> | Figure 3, Figure 4 | ### NOTES: - 1. 4-Mbit and 32-Mbit density not available in 40-lead TSOP. - 2. 4-Mbit density not available in µBGA\* CSP. **PRELIMINARY** 5 ### 1.2 Product Overview Intel provides the most flexible voltage solution in the flash industry, providing three discrete voltage supply pins: $V_{\rm CC}$ for read operation, $V_{\rm CCQ}$ for output swing, and $V_{\rm PP}$ for program and erase operation. All Smart 3 Advanced Boot Block flash memory products provide program/erase capability at 2.7 V or 12 V [for fast production programming] and read with $V_{\rm CC}$ at 2.7 V. Since many designs read from the flash memory a large percentage of the time, 2.7 V $V_{\rm CC}$ operation can provide substantial power savings. The Smart 3 Advanced Boot Block flash memory products are available in either x8 or x16 packages in the following densities: (see *Ordering Information* for availability.) - 4-Mbit (4,194,304-bit) flash memory organized as 256 Kwords of 16 bits each or 512 Kbytes of 8-bits each - 8-Mbit (8,388,608-bit) flash memory organized as 512 Kwords of 16 bits each or 1024 Kbytes of 8-bits each - 16-Mbit (16,777,216-bit) flash memory organized as 1024 Kwords of 16 bits each or 2048 Kbytes of 8-bits each - 32-Mbit (33,554,432-bit) flash memory organized as 2048 Kwords of 16 bits each or 4096 Kbytes of 8-bits each The parameter blocks are located at either the top (denoted by -T suffix) or the bottom (-B suffix) of the address map in order to accommodate different microprocessor protocols for kernel code location. The upper two (or lower two) parameter blocks can be locked to provide complete code security for system initialization code. Locking and unlocking is controlled by WP# (see Section 3.3 for details). The Command User Interface (CUI) serves as the interface between the microprocessor or microcontroller and the internal operation of the flash memory. The internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for program and erase operations, including verification, thereby unburdening the microprocessor or microcontroller. The status register indicates the status of the WSM by signifying block erase or word program completion and status. The Smart 3 Advanced Boot Block flash memory is also designed with an Automatic Power Savings (APS) feature which minimizes system current drain, allowing for very low power designs. This mode is entered following the completion of a read cycle (approximately 300 ns later). The RP# pin provides additional protection against unwanted command writes that may occur during system reset and power-up/down sequences due to invalid system bus conditions (see Section 3.6). Section 3.0 gives detailed explanation of the different modes of operation. Complete current and voltage specifications can be found in the *DC Characteristics* section. Refer to *AC Characteristics* for read, program and erase performance specifications. ### 2.0 PRODUCT DESCRIPTION This section explains device pin description and package pinouts. ### 2.1 Package Pinouts The Smart 3 Advanced Boot Block flash memory is available in 40-lead TSOP (x8, Figure 1), 48-lead TSOP (x16, Figure 2) and 48-ball µBGA packages (x8 and x16, Figure 3 and Figure 4 respectively). In all figures, pin changes necessary for density upgrades have been circled. Figure 1. 40-Lead TSOP Package for x8 Configurations Figure 2. 48-Lead TSOP Package for x16 Configurations 0580\_03 0580\_04 ### NOTES: - Shaded connections indicate the upgrade address connections. Lower density devices will not have the upper address solder balls. Routing is not recommended in this area. A<sub>19</sub> is the upgrade address for the 16-Mbit device. A<sub>20</sub> is the upgrade address for the 32-Mbit device. - 4-Mbit density not available in µBGA\* CSP. Figure 3. x16 48-Ball $\mu$ BGA\* Chip Size Package (Top View, Ball Down) ### NOTE: 8 - Shaded connections indicate the upgrade address connections. Lower density devices will not have the upper address solder balls. Routing is not recommended in this area. A<sub>20</sub> is the upgrade address for the 16-Mbit device. A<sub>21</sub> is the upgrade address for the 32-Mbit device. - 4-Mbit density not available in μBGA\* CSP. Figure 4. x8 48-Ball μBGA\* Chip Size Package (Top View, Ball Down) The pin descriptions table details the usage of each device pin. Table 2. Smart 3 Advanced Boot Block Pin Descriptions | Symbol | Туре | Name and Function | |-----------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>21</sub> | INPUT | ADDRESS INPUTS for memory addresses. Addresses are internally latched during a program or erase cycle. 28F008B3: A[0-19], 28F016B3: A[0-20], 28F032B3: A[0-21], 28F800B3: A[0-17], 28F800B3: A[0-18], 28F160B3: A[0-19], 28F320B3: A[0-20] | | DQ <sub>0</sub> -DQ <sub>7</sub> | INPUT/OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle during a Program command. Inputs commands to the Command User Interface when CE# and WE# are active. Data is internally latched. Outputs array, identifier and status register data. The data pins float to tri-state when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> -DQ <sub>15</sub> | INPUT/OUTPUT | DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle during a Program command. Data is internally latched. Outputs array and identifier data. The data pins float to tri-state when the chip is de-selected. Not included on x8 products. | | CE# | INPUT | CHIP ENABLE: Activates the internal control logic, input buffers, decoders and sense amplifiers. CE# is active low. CE# high de-selects the memory device and reduces power consumption to standby levels. | | OE# | INPUT | OUTPUT ENABLE: Enables the device's outputs through the data buffers during a read operation. OE# is active low. | | WE# | INPUT | WRITE ENABLE: Controls writes to the Command Register and memory array. WE# is active low. Addresses and data are latched on the rising edge of the second WE# pulse. | | RP# | INPUT | RESET/DEEP POWER-DOWN: Uses two voltage levels (V <sub>IL</sub> , V <sub>IH</sub> ) to control reset/deep power-down mode. | | | | When RP# is at logic low, the device is in reset/deep power-down mode, which drives the outputs to High-Z, resets the Write State Machine, and minimizes current levels (I <sub>CCD</sub> ). | | | | When RP# is at logic high, the device is in standard operation. When RP# transitions from logic-low to logic-high, the device resets all blocks to locked and defaults to the read array mode. | | WP# | INPUT | WRITE PROTECT: Provides a method for locking and unlocking the two lockable parameter blocks. | | | | When WP# is at logic low, the lockable blocks are locked, preventing program and erase operations to those blocks. If a program or erase operation is attempted on a locked block, SR.1 and either SR.4 [program] or SR.5 [erase] will be set to indicate the operation failed. | | | | When WP# is at logic high, the lockable blocks are unlocked and can be programmed or erased. | | | | See Section 3.3 for details on write protection. | Table 2. Smart 3 Advanced Boot Block Pin Descriptions (Continued) | Symbol | Туре | Name and Function | |------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCQ</sub> | INPUT | OUTPUT $V_{CC}$ : Enables all outputs to be driven to 1.8 V $-$ 2.5 V while the $V_{CC}$ is at 2.7 V $-$ 3.3 V. If the $V_{CC}$ is regulated to 2.7 V $-$ 2.85 V, $V_{CCQ}$ can driven at 1.65 V $-$ 2.5 V to achieve lowest power operation (see Section 4.4, <i>DC Characteristics</i> . | | | | This input may be tied directly to V <sub>CC</sub> (2.7 V–3.6 V). | | V <sub>CC</sub> | | DEVICE POWER SUPPLY: 2.7 V-3.6 V | | V <sub>PP</sub> | | PROGRAM/ERASE POWER SUPPLY: Supplies power for program and erase operations. V <sub>PP</sub> may be the same as V <sub>CC</sub> (2.7 V–3.6 V) for single supply voltage operation. For fast programming at manufacturing, 11.4 V–12.6 V may be supplied to V <sub>PP</sub> . This pin cannot be left floating. Applying 11.4 V–12.6 V to V <sub>PP</sub> can only be done for a maximum of 1000 cycles on the main blocks and 2500 cycles on the parameter blocks. V <sub>PP</sub> may be connected to 12 V for a total of 80 hours maximum (see Section 3.4 for details). V <sub>PP</sub> < V <sub>PPLK</sub> protects memory contents against inadvertent or unintended program and erase commands. | | GND | | GROUND: For all internal circuitry. All ground inputs must be connected. | | NC | | NO CONNECT: Pin may be driven or left floating. | ### 2.2 Block Organization The Smart 3 Advanced Boot Block is an asymmetrically-blocked architecture that enables system integration of code and data within a single flash device. Each block can be erased independently of the others up to 100,000 times. For the address locations of each block, see the memory maps in Appendix D. ### 2.2.1 PARAMETER BLOCKS The Smart 3 Advanced Boot Block flash memory architecture includes parameter blocks to facilitate storage of frequently updated small parameters (e.g., data that would normally be stored in an EEPROM). By using software techniques, the word-rewrite functionality of EEPROMs can be emulated. Each device contains eight parameter blocks of 8-Kbytes/4-Kwords (8192 bytes/4,096 words) each. ### 2.2.2 MAIN BLOCKS After the parameter blocks, the remainder of the array is divided into equal size main blocks (65,536 bytes / 32,768 words) for data or code storage. The 4-Mbit device contains seven main blocks; 8-Mbit device contains fifteen main blocks; 16-Mbit flash has thirty-one main blocks; 32-Mbit has sixty-three main blocks. ### 3.0 PRINCIPLES OF OPERATION Flash memory combines EEPROM functionality with in-circuit electrical program and erase capability. The Smart 3 Advanced Boot Block flash memory family utilizes a Command User Interface (CUI) and automated algorithms to simplify program and erase operations. The CUI allows for 100% CMOS-level control inputs and fixed power supplies during erasure and programming. When V<sub>PP</sub> < V<sub>PPLK</sub>, the device will only execute the following commands successfully: Read Array, Read Status Register, Clear Status Register and Read Identifier. The device provides standard EEPROM read, standby and output disable operations. Manufacturer identification and device identification data can be accessed through the CUI. All functions associated with altering memory contents, namely program and erase, are accessible via the CUI. The internal Write State Machine (WSM) completely automates program and erase operations while the CUI signals the start of an operation and the status register reports status. The CUI handles the WE# interface to the data and address latches, as well as system status requests during WSM operation. ### 3.1 Bus Operation Smart 3 Advanced Boot Block flash memory devices read, program and erase in-system via the local CPU or microcontroller. All bus cycles to or from the flash memory conform to standard microcontroller bus cycles. Four control pins dictate the data flow in and out of the flash component: CE#, OE#, WE# and RP#. These bus operations are summarized in Table 3. Table 3. Bus Operations(1) | Mode | Note | RP# | CE# | OE# | WE# | DQ <sub>0-7</sub> | DQ <sub>8-15</sub> | |-------------------------------------|--------|-----------------|-----------------|-----------------|-----------------|-------------------|--------------------| | Read (Array, Status, or Identifier) | 2–4 | V <sub>IH</sub> | V <sub>IL</sub> | $V_{\rm IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | D <sub>OUT</sub> | | Output Disable | 2 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | High Z | | Standby | 2 | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | High Z | High Z | | Reset | 2, 7 | V <sub>IL</sub> | Х | Х | Х | High Z | High Z | | Write | 2, 5–7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | D <sub>IN</sub> | #### NOTES: - 1. 8-bit devices use only DQ[0:7], 16-bit devices use DQ[0:15] - 2. X must be $V_{IL}$ , $V_{IH}$ for control pins and addresses. - 3. See DC Characteristics for $V_{\text{PPLK}}$ , $V_{\text{PP1}}$ , $V_{\text{PP2}}$ , $V_{\text{PP3}}$ , $V_{\text{PP4}}$ voltages. - 4. Manufacturer and device codes may also be accessed in read identifier mode (A<sub>1</sub>-A<sub>21</sub> = 0). See Table 4. - 5. Refer to Table 6 for valid $D_{\text{IN}}$ during a write operation. - 6. To program or erase the lockable blocks, hold WP# at $V_{\mathbb{H}}$ . - 7. RP# must be at GND $\pm$ 0.2 V to meet the maximum deep power-down current specified. ### 3.1.1 READ The flash memory has four read modes available: read array, read identifier, read status and read query. These modes are accessible independent of the $V_{\rm PP}$ voltage. The appropriate read mode command must be issued to the CUI to enter the corresponding mode. Upon initial device power-up or after exit from reset, the device automatically defaults to read array mode. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control; when active it enables the flash memory device. OE# is the data output control and it drives the selected memory data onto the I/O bus. For all read modes, WE# and RP# must be at $V_{IH}$ . Figure 7 illustrates a read cycle. ### 3.1.2 OUTPUT DISABLE With OE# at a logic-high level (V<sub>IH</sub>), the device outputs are disabled. Output pins are placed in a high-impedance state. #### 3.1.3 STANDBY Deselecting the device by bringing CE# to a logichigh level ( $V_{\rm IH}$ ) places the device in standby mode, which substantially reduces device power consumption without any latency for subsequent read accesses. In standby, outputs are placed in a high-impedance state independent of OE#. If deselected during program or erase operation, the device continues to consume active power until the program or erase operation is complete. ### 3.1.4 DEEP POWER-DOWN / RESET From read mode, RP# at $V_{IL}$ for time $t_{PLPH}$ deselects the memory, places output drivers in a high-impedance state, and turns off all internal circuits. After return from reset, a time $t_{PHOV}$ is required until the initial read access outputs are valid. A delay ( $t_{PHWL}$ or $t_{PHEL}$ ) is required after return from reset before a write can be initiated. After this wake-up interval, normal operation is restored. The CUI resets to read array mode, and the status register is set to 80H. This case is shown in Figure 9A. If RP# is taken low for time tPLPH during a program or erase operation, the operation will be aborted and the memory contents at the aborted location (for a program) or block (for an erase) are no longer valid, since the data may be partially erased or written. The abort process goes through the following sequence: When RP# goes low, the device shuts down the operation in progress, a process which takes time tPLRH to complete. After this time tplan, the part will either reset to read array mode (if RP# has gone high during to BH. Figure 9B) or enter reset mode (if RP# is still logic low after tpLBH, Figure 9C). In both cases, after returning from an aborted operation, the relevant time tpHQV or tpHWL/tpHEL must be waited before a read or write operation is initiated, as discussed in the previous paragraph. However, in this case, these delays are referenced to the end of tplan rather than when RP# goes high. As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, processor expects to read from the flash memory. Automated flash memories provide status information when read during program or block erase operations. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. Intel's Flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU. ### 3.1.5 WRITE A write takes place when both CE# and WE# are low and OE# is high. Commands are written to the Command User Interface (CUI) using standard microprocessor write timings to control flash operations. The CUI does not occupy an addressable memory location. The address and data buses are latched on the rising edge of the second WE# or CE# pulse, whichever occurs first. Figure 8 illustrates a program and erase operation. The available commands are shown in Table 6, and Appendix A provides detailed information on moving between the different modes of operation using CUI commands. There are two commands that modify array data: Program (40H) and Erase (20H). Writing either of these commands to the internal Command User Interface (CUI) initiates a sequence of internally-timed functions that culminate in the completion of the requested task (unless that operation is aborted by either RP# being driven to VIL for tPLRH or an appropriate suspend command). ### 3.2 Modes of Operation The flash memory has three read modes and two write modes. The read modes are read array, read identifier, and read status. The write modes are program and block erase. Three additional modes (erase suspend to program, erase suspend to read and program suspend to read) are available only during suspended operations. These modes are reached using the commands summarized in Table 4. A comprehensive chart showing the state transitions is in Appendix A. ### 3.2.1 READ ARRAY When RP# transitions from $V_{IL}$ (reset) to $V_{IH}$ , the device defaults to read array mode and will respond to the read control inputs (CE#, address inputs, and OE#) without any additional CUI commands. When the device is in read array mode, four control signals control data output: - WE# must be logic high (V<sub>IH</sub>) - CE# must be logic low (V<sub>II</sub>) - OE# must be logic low (V<sub>IL</sub>) - RP# must be logic high (V<sub>IH</sub>) In addition, the address of the desired location must be applied to the address pins. If the device is not in read array mode, as would be the case after a program or erase operation, the Read Array command (FFH) must be written to the CUI before array reads can take place. Table 4. Command Codes and Descriptions | Code | Device Mode | Description | |---------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00,<br>01,<br>60,<br>2F,<br>C0,<br>98 | Invalid/<br>Reserved | Unassigned commands that should not be used. Intel reserves the right to redefine these codes for future functions. | | FF | Read Array | Places the device in read array mode, such that array data will be output on the data pins. | | 40 | Program<br>Set-Up | This is a two-cycle command. The first cycle prepares the CUI for a program operation. The second cycle latches addresses and data information and initiates the WSM to execute the Program algorithm. The flash outputs status register data when CE# or OE# is toggled. A Read Array command is required after programming to read array data. See Section 3.2.4. | | 10 | Alternate<br>Program Set-Up | (See 40H/Program Set-Up) | | 20 | Erase<br>Set-Up | Prepares the CUI for the Erase Confirm command. If the next command is not an Erase Confirm command, then the CUI will (a) set both SR.4 and SR.5 of the status register to a "1," (b) place the device into the read status register mode, and (c) wait for another command. See Section 3.2.5. | Table 4. Command Codes and Descriptions (Continued) | Code | Device Mode | Description | |------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D0 | Erase Confirm | If the previous command was an Erase Set-Up command, then the CUI will close the address and data latches, and begin erasing the block indicated on the address pins. During erase, the device will only respond to the Read Status Register and Erase Suspend commands. The device will output status register data when CE# or OE# is toggled. | | | Program / Erase<br>Resume | If a program or erase operation was previously suspended, this command will resume that operation | | ВО | Program / Erase<br>Suspend | Issuing this command will begin to suspend the currently executing program/erase operation. The status register will indicate when the operation has been successfully suspended by setting either the program suspend (SR.2) or erase suspend (SR.6) and the WSM status bit (SR.7) to a "1" (ready). The WSM will continue to idle in the SUSPEND state, regardless of the state of all input control pins except RP#, which will immediately shut down the WSM and the remainder of the chip if it is driven to VIL. See Sections 3.2.4.1 and 3.2.5.1. | | 70 | Read Status<br>Register | This command places the device into read status register mode. Reading the device will output the contents of the status register, regardless of the address presented to the device. The device automatically enters this mode after a program or erase operation has been initiated. See Section 3.2.3. | | 50 | Clear Status<br>Register | The WSM can set the block lock status (SR.1), V <sub>PP</sub> status (SR.3), program status (SR.4), and erase status (SR.5) bits in the status register to "1," but it cannot clear them to "0." Issuing this command clears those bits to "0." | | 90 | Read Identifier | Puts the device into the intelligent identifier read mode, so that reading the device will output the manufacturer and device codes ( $A_0 = 0$ for manufacturer, $A_0 = 1$ for device, all other address inputs must be 0). See Section 3.2.2. | NOTE: See Appendix A for mode transition information. ### 3.2.2 READ IDENTIFIER 14 To read the manufacturer and device codes, the device must be in read identifier mode, which can be reached by writing the Read Identifier command (90H). Once in read identifier mode, $A_0=0$ outputs the manufacturer's identification code and $A_0=1$ outputs the device identifier (see Table 5) Note: $A_1$ . $A_{21}=0$ . To return to read array mode, write the Read Array command (FFH). Table 5. Read Identifier Table | <u> </u> | | | | | | | | | |----------|---------|-------------------|-------------------|--|--|--|--|--| | | | Device Identifier | | | | | | | | Size | Mfr. ID | -T<br>(Top Boot) | -B<br>(Bot. Boot) | | | | | | | 28F400B3 | 0089H | 8894H | 8895H | | | | | | | 28F008B3 | 0089H | D2 | D3 | | | | | | | 28F800B3 | | 8892H | 8893H | | | | | | | 28F016B3 | 0089H | D0 | D1 | | | | | | | 28F160B3 | | 8890H | 8891H | | | | | | | 28F032B3 | 0089H | D6 | D7 | | | | | | | 28F320B3 | | 8896 | 8897 | | | | | | #### 3.2.3 READ STATUS REGISTER The device status register indicates when a program or erase operation is complete and the success or failure of that operation. To read the status register issue the Read Status Register (70H) command to the CUI. This causes all subsequent read operations to output data from the status register until another command is written to the CUI. To return to reading from the array, issue the Read Array (FFH) command. The status register bits are output on $DQ_0$ – $DQ_7$ . The upper byte, $DQ_8$ – $DQ_{15}$ , outputs 00H during a Read Status Register command. The contents of the status register are latched on the falling edge of OE# or CE#. This prevents possible bus errors which might occur if status register contents change while being read. CE# or OE# must be toggled with each subsequent status read, or the status register will not indicate completion of a program or erase operation. When the WSM is active, SR.7 will indicate the status of the WSM; the remaining bits in the status register indicate whether or not the WSM was successful in performing the desired operation (see Table 7). ### 3.2.3.1 Clearing the Status Register The WSM sets status bits 1 through 7 to "1," and clears bits 2, 6 and 7 to "0," but cannot clear status bits 1 or 3 through 5 to "0." Because bits 1, 3, 4 and 5 indicate various error conditions, these bits can only be cleared through the Clear Status Register (50H) command. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several addresses or erasing multiple blocks in sequence) before reading the status register to determine if an error occurred during that series. Clear the status register before beginning another command or sequence. Note, again, that the Read Array command must be issued before data can be read from the memory array. #### 3.2.4 PROGRAM MODE Programming is executed using a two-write sequence. The Program Setup command (40H) is written to the CUI followed by a second write which specifies the address and data to be programmed. The WSM will execute a sequence of internally timed events to program desired bits of the addressed location, then Verify the bits are sufficiently programmed. Programming the memory results in specific bits within an address location being changed to a "0." If the user attempts to program "1"s, the memory cell contents do not change and no error occurs. The status register indicates programming status: while the program sequence executes, status bit 7 is "0." The status register can be polled by toggling either CE# or OE#. While programming, the only valid commands are Read Status Register, Program Suspend, and Program Resume. When programming is complete, the Program Status bits should be checked. If the programming operation was unsuccessful, bit SR.4 of the status register is set to indicate a program failure. If SR.3 is set then V<sub>PP</sub> was not within acceptable limits, and the WSM did not execute the program command. If SR.1 is set, a program operation was attempted on a locked block and the operation was aborted. The status register should be cleared before attempting the next operation. Any CUI instruction can follow after programming is completed; however, to prevent inadvertent status register reads, be sure to reset the CUI to read array mode. ### 3.2.4.1 Suspending and Resuming Program The Program Suspend halts the in-progress program operation to read data from another location of memory. Once the programming process starts, writing the Program Suspend command to the CUI requests that the WSM suspend the program sequence (at predetermined points in the program algorithm). The device continues to output status register data after the Program Suspend command is written. Polling status register bits SR.7 and SR.2 will determine when the program operation has been suspended (both will be set to "1"). twheht/tehth specify the program suspend latency. A Read Array command can now be written to the CUI to read data from blocks other than that which is suspended. The only other valid commands while program is suspended, are Read Status Register, Read Identifier, and Program Resume. After the Program Resume command is written to the flash memory, the WSM will continue with the program process and status register bits SR.2 and SR.7 will automatically be cleared. After the Program Resume command is written, the device automatically outputs status register data when read (see Appendix F for Program Suspend and Resume Flowchart). V<sub>PP</sub> must remain at the same V<sub>PP</sub> level used for program while in program suspend mode. RP# must also remain at V<sub>IH</sub> #### 3.2.5 ERASE MODE To erase a block, write the Erase Set-up and Erase Confirm commands to the CUI, along with an address identifying the block to be erased. This address is latched internally when the Erase Confirm command is issued. Block erasure results in all bits within the block being set to "1." Only one block can be erased at a time. The WSM will execute a sequence of internally timed events to program all bits within the block to "0," erase all bits within the block to "1," then verify that all bits within the block are sufficiently erased. While the erase executes, status bit 7 is a "0." When the status register indicates that erasure is complete, check the Erase Status bit to verify that the erase operation was successful. If the Erase operation was unsuccessful, SR.5 of the status register will be set to a "1," indicating an erase failure. If V<sub>PP</sub> was not within acceptable limits after the Erase Confirm command was issued, the WSM will not execute the erase sequence; instead, SR.5 of the status register is set to indicate an erase error, and SR.3 is set to a "1" to identify that V<sub>PP</sub> supply voltage was not within acceptable limits. After an erase operation, clear the Status Register (50H) before attempting the next operation. Any CUI instruction can follow after erasure is completed; however, to prevent inadvertent status register reads, it is advisable to place the flash in read array mode after the erase is complete. ### 3.2.5.1 Suspending and Resuming Erase Since an erase operation requires on the order of seconds to complete, an Erase Suspend command is provided to allow erase-sequence interruption in order to read data from or program data to another block in memory. Once the erase sequence is started, writing the Erase Suspend command to the CUI requests that the WSM pause the erase sequence at a predetermined point in the erase algorithm. The status register will indicate if/when the erase operation has been suspended. A Read Array/Program command can now be written to the CUI in order to read data from/program data to blocks other than the one currently suspended. The Program command can subsequently be suspended to read yet another array location. The only valid commands while erase is suspended are Erase Resume, Program, Read Array, Read Status Register, or Read Identifier. During erase suspend mode, the chip can be placed in a pseudo-standby mode by taking CE# to VIH. This reduces active current consumption. Erase Resume continues the erase sequence when $CE\#=V_{IL}$ . As with the end of a standard erase operation, the status register must be read and cleared before the next instruction is issued. Table 6. Command Bus Definitions(1, 4) | | | First Bus Cycle | | | Second Bus Cycle | | | |-----------------------|-------|-----------------|------|-----------|------------------|------|------| | Command | Notes | Oper | Addr | Data | Oper | Addr | Data | | Read Array | | Write | Х | FFH | | | | | Read Identifier | 2 | Write | Х | 90H | Read | IA | ID | | Read Status Register | | Write | Х | 70H | Read | Х | SRD | | Clear Status Register | | Write | Х | 50H | | | | | Program | 3 | Write | Х | 40H / 10H | Write | PA | PD | | Block Erase/Confirm | | Write | Х | 20H | Write | ВА | DOH | | Program/Erase Suspend | | Write | Х | вон | | | | | Program/Erase Resume | | Write | Х | DOH | | | | NOTES: PA: Program Address PD: Program Data BA: Block Address IA: Identifier Address ID: Identifier Data SRD: Status Register Data 1. Bus operations are defined in Table 3. - 2. Following the Intelligent Identifier command, two read operations access manufacturer and device codes. A<sub>0</sub> = 0 for manufacturer code, A<sub>0</sub> = 1 for device code. A<sub>1</sub> A<sub>21</sub> = 0. - 3. Either 40H or 10H command is valid although the standard is 40H. - When writing commands to the device, the upper data bus [DQ<sub>8</sub>−DQ<sub>15</sub>] should be either V<sub>IL</sub> or V<sub>IH</sub>, to minimize current draw. ### Table 7. Status Register Bit Definition | WSMS | ESS | ES | PS | VPPS | PSS | BLS | R | |------|-----|----|----|------|-----|-----|---| | 7 | 6 | | 4 | 2 | 2 | 1 | 0 | | 7 6 5 | 5 4 | 3 | 2 | 1 | 0 | | | |-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------|--|--| | | | | NOT | ES: | | | | | SR.7 = WRITE STATE MACHIN<br>(WSMS)<br>1 = Ready<br>0 = Busy | E STATUS | word progra | _ 44- | e bit first to de<br>ase completion<br>e status bits. | | | | | SR.6 = ERASE-SUSPEND STA<br>1 = Erase Suspended<br>0 = Erase In Progress/Co | | execution ar<br>"1." ESS bit | When erase suspend is issued, WSM halts execution and sets both WSMS and ESS bits to "1." ESS bit remains set at "1" until an Erase Resume command is issued. | | | | | | SR.5 = ERASE STATUS (ES)<br>1 = Error In Block Erasur<br>0 = Successful Block Era | | max. numbe | r of erase pul | WSM has app<br>ses to the bloc<br>ssful block era | k and is | | | | SR.4 = PROGRAM STATUS (PS<br>1 = Error in Word Program<br>0 = Successful Word Program | | When this bit is set to "1," WSM has attempted but failed to program a word. | | | | | | | SR.3 = V <sub>PP</sub> STATUS (VPPS)<br>1 = V <sub>PP</sub> Low Detect, Ope<br>0 = V <sub>PP</sub> OK | indication of level only af sequences he system if V <sub>P</sub> is also checl the WSM. Treport accur | V <sub>PP</sub> level. The<br>ter the Progra<br>have been ent<br>p has not bee<br>ked before the<br>he V <sub>PP</sub> status<br>ate feedback | ot provide cont<br>e WSM interro<br>m or Erase co<br>ered, and info<br>n switched on<br>e operation is v<br>bit is not guard<br>between VPPLI<br>max and VPP. | gates V <sub>PP</sub> mmand rms the . The V <sub>PP</sub> rerified by anteed to < max and | | | | | SR.2 = PROGRAM SUSPEND S<br>1 = Program Suspended<br>0 = Program in Progress/ | , , | execution ar<br>"1." PSS bit | nd sets both <b>V</b> | s issued, WSM<br>VSMS and PS<br>o "1" until a Pro<br>ed. | S bits to | | | | SR.1 = Block Lock Status<br>1 = Program/Erase attem<br>block; Operation aborte<br>0 = No operation to locke | ed | one of the lo<br>WSM. The o | cked blocks, t | ration is attem<br>this bit is set b<br>ified is aborte<br>status mode. | y the | | | | SR.0 = RESERVED FOR FUTU<br>ENHANCEMENTS (R) | RE | | | ure use and sh<br>the Status Reg | | | | ### 3.3 Block Locking The Smart 3 Advanced Boot Block flash memory architecture features two hardware-lockable parameter blocks. ### 3.3.1 WP# = VIL FOR BLOCK LOCKING The lockable blocks are locked when WP# = $V_{IL}$ ; any program or erase operation to a locked block will result in an error, which will be reflected in the status register. For top configuration, the top two parameter blocks (blocks #69 and #70, blocks #37 and #38 for the 16-Mbit, blocks #21 and #22 for the 8-Mbit, blocks #13 and #14 for the 4-Mbit) are lockable. For the bottom configuration, the bottom two parameter blocks (blocks #0 and #1 for 4-/8-/16-/32-Mbit) are lockable. Unlocked blocks can be programmed or erased normally (unless $V_{\rm PP}$ is below $V_{\rm PPLK}$ ). ### 3.3.2 WP# = V<sub>IH</sub> FOR BLOCK UNLOCKING WP# = VIH unlocks all lockable blocks. These blocks can now be programmed or erased. Note that RP# does not override WP# locking as in previous Boot Block devices. WP# controls all block locking and $V_{\rm PP}$ provides protection against spurious writes. Table 8 defines the write protection methods. Table 8. Write Protection Truth Table for Advanced Boot Block Flash Memory Family | V <sub>PP</sub> | WP# | RP# | Write Protection<br>Provided | |---------------------|-----------------|-----------------|------------------------------| | Х | Х | V <sub>IL</sub> | All Blocks Locked | | V <sub>IL</sub> | Х | V <sub>IH</sub> | All Blocks Locked | | ≥ V <sub>PPLK</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Lockable Blocks<br>Locked | | ≥ V <sub>PPLK</sub> | V <sub>IH</sub> | V <sub>IH</sub> | All Blocks Unlocked | ### 3.4 V<sub>PP</sub> Program and Erase Voltages Intel's Smart 3 products provide in-system programming and erase at 2.7 V. For customers requiring fast programming in their manufacturing environment, Smart 3 includes an additional low-cost 12 V programming feature. The 12 V V<sub>PP</sub> mode enhances programming performance during the short period of time typically found in manufacturing processes; however, it is not intended for extended use. 12 V may be applied to V<sub>PP</sub> during program and erase operations for a maximum of 1000 cycles on the main blocks and 2500 cycles on the parameter blocks. V<sub>PP</sub> may be connected to 12 V for a total of 80 hours maximum. Stressing the device beyond these limits may cause permanent damage. During read operations or idle times, V<sub>PP</sub> may be tied to a 5 V supply. For program and erase operations, a 5 V supply is not permitted. The V<sub>PP</sub> must be supplied with either 2.7 V-3.6 V or 11.4 - 12.6 V during program and erase operations. ### 3.4.1 V<sub>PP</sub> = V<sub>IL</sub> FOR COMPLETE PROTECTION The $V_{PP}$ programming voltage can be held low for complete write protection of all blocks in the flash device. When $V_{PP}$ is below $V_{PPLK}$ , any program or erase operation will result in a error, prompting the corresponding status register bit (SR.3) to be set. ### 3.5 Power Consumption Intel® Flash devices have a tiered approach to power savings that can significantly reduce overall system power consumption. The Automatic Power Savings (APS) feature reduces power consumption when the device is selected but idle. If the CE# is deasserted, the flash enters its standby mode, where current consumption is even lower. The combination of these features can minimize memory power consumption, and therefore, overall system power consumption. #### 3.5.1 ACTIVE POWER With CE# at a logic-low level and RP# at a logic-high level, the device is in the active mode. Refer to the DC Characteristic tables for $I_{\rm CC}$ current values. Active power is the largest contributor to overall system power consumption. Minimizing the active current could have a profound effect on system power consumption, especially for battery-operated devices. ### 3.5.2 AUTOMATIC POWER SAVINGS (APS) Automatic Power Savings provides low-power operation during read mode. After data is read from the memory array and the address lines are quiescent, APS circuitry places the device in a mode where typical current is comparable to I<sub>CCS</sub>., The flash stays in this static state with outputs valid until a new location is read. #### 3.5.3 STANDBY POWER With CE# at a logic-high level (V<sub>IH</sub>) and device in read mode, the flash memory is in standby mode, which disables much of the device's circuitry and substantially reduces power consumption. Outputs are placed in a high-impedance state independent of the status of the OE# signal. If CE# transitions to a logic-high level during erase or program operations, the device will continue to perform the operation and consume corresponding active power until the operation is completed. System engineers should analyze the breakdown of standby time versus active time and quantify the respective power consumption in each mode for their specific application. This will provide a more accurate measure of application-specific power and energy requirements. ### 3.5.4 DEEP POWER-DOWN MODE The deep power-down mode is activated when RP# = $V_{IL}$ (GND $\pm$ 0.2 V). During read modes, RP# going low de-selects the memory and places the outputs in a high impedance state. Recovery from deep power-down requires a minimum time of $t_{PHQV}$ (see AC Characteristics—Read Operations). During program or erase modes, RP# transitioning low will abort the in-progress operation. The memory contents of the address being programmed or the block being erased are no longer valid as the data integrity has been compromised by the abort. During deep power-down, all internal circuits are switched to a low power savings mode (RP# transitioning to $V_{\rm IL}$ or turning off power to the device clears the status register). ### 3.6 Power-Up/Down Operation The device is protected against accidental block erasure or programming during power transitions. Power supply sequencing is not required, since the device is indifferent as to which power supply, V<sub>PP</sub> or V<sub>CC</sub>, powers-up first. ### 3.6.1 RP# CONNECTED TO SYSTEM RESET The use of RP# during system reset is important with automated program/erase devices since the system expects to read from the flash memory when it comes out of reset. If a CPU reset occurs without a flash memory reset, proper CPU initialization will not occur because the flash memory may be providing status information instead of array data. Intel recommends connecting RP# to the system CPU RESET# signal to allow proper CPU/flash initialization following system reset. System designers must guard against spurious writes when $V_{CC}$ voltages are above $V_{LKO}$ . Since both WE# and CE# must be low for a command write, driving either signal to $V_{IH}$ will inhibit writes to the device. The CUI architecture provides additional protection since alteration of memory contents can only occur after successful completion of the two-step command sequences. The device is also disabled until RP# is brought to $V_{IH}$ , regardless of the state of its control inputs. By holding the device in reset (RP# connected to system PowerGood) during power-up/down, invalid bus conditions during power-up can be masked, providing yet another level of memory protection. ### 3.6.2 V<sub>CC</sub>, V<sub>PP</sub> AND RP# TRANSITIONS The CUI latches commands as issued by system software and is not altered by $V_{PP}$ or CE# transitions or WSM actions. Its default state upon power-up, after exit from reset mode or after $V_{CC}$ transitions above $V_{LKO}$ (Lockout voltage), is read array mode. After any program or block erase operation is complete (even after $V_{PP}$ transitions down to $V_{PPLK}$ ), the CUI must be reset to read array mode via the Read Array command if access to the flash 3.7 Power Supply Decoupling Flash memory's power switching characteristics require careful device decoupling. System designers should consider three supply current issues: - 1. Standby current levels (Iccs) - 2. Read current levels (I<sub>CCR</sub>) memory array is désired. Transient peaks produced by falling and rising edges of CE#. ### **SMART 3 ADVANCED BOOT BLOCK** Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress these transient voltage peaks. Each flash device should have a 0.1 $\mu F$ ceramic capacitor connected between each $V_{CC}$ and GND, and between its $V_{PP}$ and GND. These high-frequency, inherently low-inductance capacitors should be placed as close as possible to the package leads. ### 4.0 ELECTRICAL SPECIFICATIONS ### 4.1 Absolute Maximum Ratings\* | Extended Operating Temperature | |----------------------------------------------------------------------------------------------------------------------------------------------| | During Read40 °C to +85 °C | | During Block Erase<br>and Program40 °C to +85 °C | | Temperature Under Bias40 °C to +85 °C | | Storage Temperature –65 $^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ | | Voltage on Any Pin<br>(except V <sub>CC</sub> , V <sub>CCQ</sub> and V <sub>PP</sub> )<br>with Respect to GND –0.5 V to 3.7 V <sup>(1)</sup> | | V <sub>PP</sub> Voltage (for Block<br>Erase and Program)<br>with Respect to GND –0.5 V to +13.5 V(1.2.4) | | V <sub>CC</sub> and V <sub>CCQ</sub> Supply Voltage with Respect to GND0.2 V to +3.7 V <sup>(5)</sup> | Output Short Circuit Current......100 mA(3) NOTICE: This datasheet contains preliminary information on new products in production. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design. \* WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may effect device reliability. ### NOTES: - Minimum DC voltage is -0.5 V on input/output pins, with allowable undershoot to -2.0 V for periods < 20 ns. Maximum DC voltage on input/output pins is V<sub>CC</sub> + 0.5 V, with allowable overshoot to V<sub>CC</sub> + 1.5 V for periods < 20 ns.</li> - Maximum DC voltage on V<sub>PP</sub> may overshoot to +14.0 V for periods < 20 ns.</li> - 3. Output shorted for no more than one second. No more than one output shorted at a time. - 4. $V_{PP}$ Program voltage is normally 2.7 V-3.6 V. - 5. Minimum DC voltage is -0.5 V on V<sub>CC</sub> and V<sub>CCQ</sub>, with allowable undershoot to -2.0 V for periods < 20 ns. Maximum DC voltage on V<sub>CC</sub> and V<sub>CCQ</sub> pins is V<sub>CC</sub> + 0.5 V, with allowable overshoot to V<sub>CC</sub> + 1.5 V for periods < 20 ns. ### 4.2 Operating Conditions | Symbol | Parameter | Notes | Min | Max | Units | |-------------------|--------------------------------|-------|---------|------|--------| | T <sub>A</sub> | Operating Temperature | | -40 | +85 | ů | | V <sub>CC1</sub> | V <sub>CC</sub> Supply Voltage | 1 | 2.7 | 3.6 | Volts | | V <sub>CC2</sub> | | | 2.7 | 2.85 | | | V <sub>CC3</sub> | | | 2.7 | 3.3 | | | V <sub>CCQ1</sub> | I/O Supply Voltage | 1 | 2.7 | 3.6 | Volts | | V <sub>CCQ2</sub> | | | 1.65 | 2.5 | | | V <sub>CCQ3</sub> | | | 1.8 | 2.5 | | | V <sub>PP1</sub> | Program and Erase Voltage | 1 | 2.7 | 3.6 | Volts | | V <sub>PP2</sub> | | | 2.7 | 2.85 | | | V <sub>PP3</sub> | | | 2.7 | 3.3 | | | V <sub>PP4</sub> | | 2, 3 | 11.4 | 12.6 | | | Cycling | Block Erase Cycling | 3 | 100,000 | | Cycles | ### NOTES: - 1. $V_{CC1}$ , $V_{CCQ1}$ , and $V_{PP3}$ must share the same supply when all three are between 2.7 V and 3.6 V. - 2. During read operations or idle time, 5 V may be applied to V<sub>PP</sub> indefinitely. V<sub>PP</sub> must be at valid levels for program and erase operations - Applying V<sub>PP</sub> = 11.4 V-12.6 V during a program/erase can only be done for a maximum of 1000 cycles on the main blocks and 2500 cycles on the parameter blocks. V<sub>PP</sub> may be connected to 12 V for a total of 80 hours maximum. See Section 3.4 for details ### 4.3 Capacitance T<sub>A</sub> = 25 °C, f = 1 MHz | Sym | Parameter | Notes | Тур | Max | Units | Conditions | |------------------|--------------------|-------|-----|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 1 | 6 | 8 | pF | V <sub>IN</sub> = 0 V | | C <sub>OUT</sub> | Output Capacitance | 1 | 10 | 12 | pF | V <sub>OUT</sub> = 0 V | ### NOTE: 1. Sampled, not 100% tested. ### 4.4 DC Characteristics<sup>(1)</sup> | | | Vcc | 2.7 V- | -3.6 V | 2.7 <b>V</b> - | -2.85 V | 2.7 V- | -3.3 V | | | |----------------------------------------|------------------------------------------------------|------|--------|--------|----------------|---------|--------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Vccq | 2.7 V- | -3.6 V | 1.65 V | –2.5 V | 1.8 V | -2.5 V | | | | Sym | Parameter | Note | Тур | Max | Тур | Max | Тур | Max | Unit | Test Conditions | | I <sub>LI</sub> | Input Load Current | 6 | | ± 1 | | ±1 | | ± 1 | μА | $V_{CC} = V_{CC}Max$ $V_{CCQ} = V_{CCQ}Max$ $V_{IN} = V_{CCQ} \text{ or GND}$ | | I <sub>LO</sub> | Output Leakage<br>Current | 6 | | ± 10 | | ± 10 | | ± 10 | μА | $V_{CC} = V_{CC}Max$ $V_{CCQ} = V_{CCQ}Max$ $V_{IN} = V_{CCQ} \text{ or GND}$ | | Iccs | V <sub>CC</sub> Standby Current | 0 | 18 | 35 | 20 | 50 | 150 | 250 | μ¥ | V <sub>CC</sub> = V <sub>CC</sub> Max<br>CE# = RP# = V <sub>CC</sub><br>or during Program/<br>Erase Suspend | | I <sub>CCD</sub> | V <sub>CC</sub> Power-Down<br>Current | 6 | 7 | 20 | 7 | 20 | 7 | 20 | <b>4</b> | $\begin{aligned} &V_{CC} = V_{CC} Max \\ &V_{CCQ} = V_{CCQ} Max \\ &V_{IN} = V_{CCQ} \text{ or GND} \\ &RP\# = GND \pm 0.2 \text{ V} \end{aligned}$ | | I <sub>CCR</sub> | V <sub>CC</sub> Read Current | 4,6 | 10 | 18 | 8 | 15 | Ø | 15 | mA | $\begin{split} &V_{CC} = V_{CC} Max \\ &V_{CCQ} = V_{CCQ} Max \\ &OE\# = V_{IH}, CE\# = V_{IL} \\ &f = 5 \text{ MHz}, I_{OUT} = 0 \text{mA} \\ &Inputs = V_{IL} \text{ or } V_{IH} \end{split}$ | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-<br>Down Current | | 0.2 | 5 | 0.2 | 5 | 0.2 | 5 | μA | RP# = GND ± 0.2 V | | I <sub>PPR</sub> | V <sub>PP</sub> Read Current | | 2 | ±15 | 2 | ±15 | 2 | ±15 | μΑ | V <sub>PP</sub> ≤V <sub>CC</sub> | | | | 3 | 50 | 200 | 50 | 200 | 50 | 200 | μΑ | $V_{PP} > V_{CC}$ | | I <sub>CCW+</sub> | V <sub>CC</sub> + V <sub>PP</sub> Program<br>Current | 3,6 | 18 | 55 | 18 | 55 | 18 | 55 | mΑ | V <sub>PP</sub> =V <sub>PP1, 2, 3</sub><br>Program in Progress | | | | | 10 | 30 | 10 | 30 | 10 | 30 | mA | V <sub>PP</sub> = V <sub>PP4</sub><br>Program in Progress | | I <sub>CCE</sub> +<br>I <sub>PPE</sub> | V <sub>CC</sub> + V <sub>PP</sub> Erase<br>Current | 3,6 | 20 | 45 | 21 | 45 | 21 | 45 | mA | V <sub>PP</sub> = V <sub>PP1, 2, 3</sub><br>Program in Progress | | | | | 16 | 45 | 16 | 45 | 16 | 45 | mA | V <sub>PP</sub> = V <sub>PP4</sub><br>Program in Progress | | I <sub>PPES</sub><br>I <sub>PPWS</sub> | V <sub>PP</sub> Erase Suspend<br>Current | 3 | 50 | 200 | 50 | 200 | 50 | 200 | μА | V <sub>PP</sub> = V <sub>PP1, 2, 3, 4</sub><br>Program or Erase<br>Suspend in Progress | ### 4.4 DC Characteristics(Continued) | | | Vcc | 2.7 V- | -3.6 V | 2.7 V-2.85 V | | 2.7 V- | -3.3 V | | | |-------------------|---------------------------------------------|------|---------------------------|--------|---------------------------|--------|---------------------------|--------|------|-----------------------------------------------------------------------------------------------------| | | | Vccq | 2.7 V- | -3.6 V | 1.65 V | –2.5 V | 1.8 V- | -2.5 V | | | | Sym | Parameter | Note | Min | Max | Min | Max | Min | Max | Unit | Test Conditions | | V <sub>IL</sub> | Input Low Voltage | | -0.4 | 0.4 | -0.2 | 0.2 | -0.2 | 0.2 | ٧ | | | V <sub>IH</sub> | Input High Voltage | , | V <sub>CCQ</sub><br>-0.4V | | V <sub>CCQ</sub><br>-0.2V | | V <sub>CCQ</sub><br>-0.2V | | ٧ | | | V <sub>OL</sub> | Output Low<br>Voltage | | | 0.10 | -0.10 | 0.10 | -0.10 | 0.10 | ٧ | $\begin{aligned} V_{CC} &= V_{CC}Min \\ V_{CCQ} &= V_{CCQ}Min \\ I_{OL} &= 100~\mu A \end{aligned}$ | | V <sub>OH</sub> | Output High<br>Voltage | | V <sub>CCQ</sub><br>-0.1V | | V <sub>CCQ</sub><br>-0.1V | | V <sub>CCQ</sub><br>-0.1V | | ٧ | $V_{CC} = V_{CC}Min$<br>$V_{CCQ} = V_{CCQ}Min$<br>$I_{OH} = -100 \mu A$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Lock-Out<br>Voltage | 2 | | 1.5 | | 1.5 | | 1.5 | ٧ | Complete Write<br>Protection | | V <sub>PP1</sub> | V <sub>PP</sub> during | 2 | 2.7 | 3.6 | | | | | ٧ | | | V <sub>PP2</sub> | Program and | 2 | | | 2.7 | 2.85 | | | ٧ | | | $V_{PP3}$ | Erase Operations | 2 | | | | | 2.7 | 3.3 | ٧ | | | V <sub>PP4</sub> | | 2,5 | 11.4 | 12.6 | 11.4 | 12.6 | 11.4 | 12.6 | ٧ | | | V <sub>LKO</sub> | V <sub>CC</sub> Prog/Erase<br>Lock Voltage | | 1.5 | | 1.5 | | 1.5 | | ٧ | | | V <sub>LKO2</sub> | V <sub>CCQ</sub> Prog/Erase<br>Lock Voltage | | 1.2 | | 1.2 | | 1.2 | | ٧ | | ### NOTES: - 1. All currents are in RMS unless otherwise noted. Typical values at nominal $V_{CC}$ , $T_A = +25$ °C. - Erase and program are inhibited when V<sub>PP</sub> < V<sub>PPLK</sub> and not guaranteed outside the valid V<sub>PP</sub> ranges of V<sub>PP1</sub>, V<sub>PP2</sub>, V<sub>PP3</sub> and V<sub>PP4</sub> For read operations or during idle time, a 5 V supply may be applied to V<sub>PP</sub> indefinitely. However, V<sub>PP</sub> must be at valid levels for program and erase operations. - 3. Sampled, not 100% tested. - $\textbf{4.} \quad \text{Automatic Power Savings (APS) reduces } I_{\text{CCR}} \, \text{to approximately standby levels in static operation}.$ - 5. Applying V<sub>PP</sub> = 11.4 V-12.6 V during program/erase can only be done for a maximum of 1000 cycles on the main blocks and 2500 cycles on the parameter blocks. V<sub>PP</sub> may be connected to 12 V for a total of 80 hours maximum. See Section 3.4 for details. For read operations or during idle time, a 5 V supply may be applied to V<sub>PP</sub> indefinitely. However, V<sub>PP</sub> must be at valid levels for program and erase operations. - 6. Since each column lists specifications for a different $V_{CC}$ and $V_{CCQ}$ voltage range combination, the test conditions $V_{CC}Max$ , $V_{CCQ}Max$ , $V_{CCQ}Min$ , and $V_{CCQ}Min$ refer to the maximum or minimum $V_{CC}$ or $V_{CCQ}$ voltage listed at the top of each column. Figure 5. Input Range and Measurement Points Figure 6. Test Configuration ## Test Configuration Component Values for Worst Case Speed Conditions | Test Configuration | C <sub>L</sub> (pF) | R <sub>1</sub> (Ω) | R <sub>2</sub> (Ω) | |---------------------------------|---------------------|--------------------|--------------------| | V <sub>CCQ1</sub> Standard Test | 50 | 25 K | 25 K | | V <sub>CCQ2</sub> Standard Test | 50 | 16.7 K | 16.7 K | ### NOTE: C<sub>L</sub> includes jig capacitance. ### 4.5 AC Characteristics —Read Operations<sup>(1)</sup> | | | Product | 3.0 \ | /-3.6 V | 80 | 80 ns | | | 100 | ns | | | | |-----|-------------------|-----------------------------------------------------------------------|-------------|---------|-----|-------|-----|-----|-----|-----|-----|------|------| | | | | 2.7 \ | /-3.6 V | | | 90 | ns | | | 110 | ) ns | | | # | Sym | Paramet | er | Note | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | R1 | t <sub>AVAV</sub> | Read Cycle | Time | | 80 | | 90 | | 100 | | 110 | | ns | | R2 | t <sub>AVQV</sub> | Address to<br>Output Delay | y | | | 80 | | 90 | | 100 | | 110 | ns | | R3 | t <sub>ELQV</sub> | CE# to Outp<br>Delay | ut | 2 | | 80 | | 90 | | 100 | | 110 | ns | | R4 | t <sub>GLQV</sub> | OE# to Outp<br>Delay | ut | 2 | | 30 | | 30 | | 30 | | 30 | ns | | R5 | t <sub>PHQV</sub> | RP# to Outp<br>Delay | ut | | | 600 | | 600 | | 600 | | 600 | ns | | R6 | t <sub>ELQX</sub> | CE# to Outp<br>Low Z | ut in | 3 | 0 | | 0 | | 0 | | 0 | | ns | | R7 | t <sub>GLQX</sub> | OE# to Outp<br>Low Z | ut in | 3 | 0 | | 0 | | 0 | | 0 | | ns | | R8 | t <sub>EHQZ</sub> | CE# to Outp<br>High Z | ut in | 3 | | 25 | | 25 | | 25 | | 25 | ns | | R9 | t <sub>GHQZ</sub> | OE# to Outp<br>High Z | ut in | 3 | | 25 | | 25 | | 25 | | 25 | ns | | R10 | tон | Output Hold<br>Address, CE<br>OE# Change<br>Whichever<br>Occurs First | #, or<br>•, | 3 | 0 | | 0 | | 0 | | 0 | | ns | ### NOTES: - 1. See AC Waveform: Read Operations. - 2. OE# may be delayed up to $t_{\text{ELQV}}$ - $t_{\text{GLQV}}$ after the falling edge of CE# without impact on $t_{\text{ELQV}}$ . - 3. Sampled, but not 100% tested. 28 Figure 7. AC Waveform: Read Operations ### 4.6 AC Characteristics —Write Operations(1) | | | Product | 3.0 V - | - 3.6 V | 80 | | 100 | | | |-----|------------------------------------------|--------------------------------------------------|---------|---------|-----|-----|-----|-----|------| | | | | 2.7 V | - 3.6 V | | 90 | | 110 | | | # | Symbol | Parameter | | Note | Min | Min | Min | Min | Unit | | W1 | t <sub>PHWL</sub> /<br>t <sub>PHEL</sub> | RP# High Recovery to W<br>(CE#) Going Low | /E# | | 600 | 600 | 600 | 600 | ns | | W2 | t <sub>ELWL</sub> /<br>t <sub>WLEL</sub> | CE# (WE#) Setup to WE<br>(CE#) Going Low | # | | 0 | 0 | 0 | 0 | ns | | W3 | t <sub>ELEH</sub> /<br>t <sub>WLWH</sub> | WE# (CE#) Pulse Width | 4 | 70 | 70 | 70 | 70 | ns | | | W4 | t <sub>DVWH</sub> /<br>t <sub>DVEH</sub> | Data Setup to WE# (CE#<br>Going High | 2 | 50 | 50 | 60 | 60 | ns | | | W5 | t <sub>AVWH</sub> /<br>t <sub>AVEH</sub> | Address Setup to WE# (CE#)<br>Going High | | 2 | 70 | 70 | 70 | 70 | ns | | W6 | t <sub>WHEH</sub> /<br>t <sub>EHWH</sub> | CE# (WE#) Hold Time fro<br>WE# (CE#) High | om | | 0 | 0 | 0 | 0 | ns | | W7 | t <sub>WHDX</sub> /<br>t <sub>EHDX</sub> | Data Hold Time from WE<br>(CE#) High | # | 2 | 0 | 0 | 0 | 0 | ns | | W8 | t <sub>WHAX</sub> /<br>t <sub>EHAX</sub> | Address Hold Time from (CE#) High | WE# | 2 | 0 | 0 | 0 | 0 | ns | | W9 | t <sub>WHWL</sub> / | WE# (CE#) Pulse Width High | | 4 | 30 | 30 | 30 | 30 | ns | | W10 | t <sub>VPWH</sub> /<br>t <sub>VPEH</sub> | V <sub>PP</sub> Setup to WE# (CE#) Going<br>High | | 3 | 200 | 200 | 200 | 200 | ns | | W11 | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid SRD | ) | 3 | 0 | 0 | 0 | 0 | ns | ### NOTES: - 1. Read timing characteristics during program suspend and erase suspend are the same as during read-only operations. - 2. Refer to command definition table (Table 6) for valid $A_N$ or $D_{IN}$ . - 3. Sampled, but not 100% tested. - 4. Write pulse width (t<sub>WP</sub>) is defined from CE# or WE# going low (whichever goes low last) to CE# or WE# going high (whichever goes high first). Hence, t<sub>WP</sub> = t<sub>WLWH</sub> = t<sub>ELEH</sub> = t<sub>WLEH</sub> = t<sub>ELWH</sub>. Similarly, Write pulse width high (t<sub>WPH</sub>) is defined from CE# or WE# going high (whichever goes high first) to CE# or WE# going low (whichever goes low first). Hence, t<sub>WPH</sub> = t<sub>WHWL</sub> = t<sub>EHEL</sub> = t<sub>WHEL</sub> = t<sub>EHWL</sub>. ### 4.7 Program and Erase Timings | | | V <sub>PP</sub> | 2.7 V- | -3.6 V | 11.4 V- | -12.6 V | | |-------------------|---------------------------------------------|-----------------|--------|--------|---------|---------|-------| | Symbol | Parameter | Notes | Typ(1) | Max | Typ(1) | Max | Units | | t <sub>BWPB</sub> | 8-KB Parameter Block<br>Program Time (Byte) | 2, 3 | 0.16 | 0.48 | 0.08 | 0.24 | s | | | 4-KW Parameter Block<br>Program Time (Word) | 2, 3 | 0.10 | 0.30 | 0.03 | 0.12 | s | | tвwмв | 64-KB Main Block<br>Program Time (Byte) | 2, 3 | 1.2 | 3.7 | 0.6 | 1.7 | s | | | 32-KW Main Block<br>Program Time(Word) | 2, 3 | 0.8 | 2.4 | 0.24 | 1 | s | | twhqv1 / tehqv1 | Byte Program Time | 2, 3 | 17 | 165 | 8 | 185 | μs | | | Word Program Time | 2, 3 | 22 | 200 | 8 | 185 | μs | | twhqv2 / tehqv2 | 8-KB Parameter Block<br>Erase Time (Byte) | 2, 3 | 1 | 4 | 0.8 | 4 | s | | | 4-KW Parameter Block<br>Erase Time (Word) | 2, 3 | 0.5 | 4 | 0.4 | 4 | s | | twhqv3 / tehqv3 | 64-KB Main Block<br>Erase Time (Byte) | 2, 3 | 1 | 5 | 1 | 5 | s | | | 32-KW Main Block<br>Erase Time (Word) | 2, 3 | 1 | 5 | 0.6 | 5 | s | | twhrh1 / tehrh1 | Program Suspend Latency | | 5 | 10 | 5 | 10 | μs | | twhRH2 / tEHRH2 | Erase Suspend Latency | | 5 | 20 | 5 | 20 | μs | #### NOTES - 1. Typical values measured at nominal voltages and $T_A = +25$ °C. - 2. Excludes external system-level overhead. - 3. Sampled, not 100% tested. Figure 8. AC Waveform: Program and Erase Operations ### 5.0 RESET OPERATIONS Figure 9. AC Waveform: Deep Power-Down/Reset Operation ### **Reset Specifications** | | | | V <sub>CC</sub> = 2.7 V-3.6 V | | | |-------------------|--------------------------------------------------------------------------------------------------|-------|-------------------------------|-----|------| | Symbol | Parameter | Notes | Min | Max | Unit | | tPLPH | RP# Low to Reset during Read (If RP# is tied to $V_{CC}$ , this specification is not applicable) | 1,3 | 100 | | ns | | t <sub>PLRH</sub> | RP# Low to Reset during Block Erase or Program | 2,3 | | 22 | μs | ### NOTES: 32 - 1. If $t_{\text{PLPH}}$ is <100 ns the device may still RESET but this is not guaranteed. - 2. If RP# is asserted while a block erase or word program operation is not executing, the reset will complete within 100 ns. - 3. Sampled, but not 100% tested. ### 6.0 ORDERING INFORMATION ### **Ordering Information Valid Combinations** | | 40-Lead TSOP | 48-Ball μBGA*<br>CSP(1) | 48-Lead TSOP | 48-Ball μBGA CSP | |------------|--------------------|-------------------------|--------------------|--------------------| | Ext. Temp. | | GT28F032B3TA90 | TE28F320B3TA90 | GT28F320B3TA90 | | 32 M | | GT28F032B3BA90 | TE28F320B3BA90 | GT28F320B3BA90 | | | | GT28F032B3TA110 | TE28F320B3TA110 | GT28F320B3TA110 | | | | GT28F032B3BA110 | TE28F320B3BA110 | GT28F320B3BA110 | | Ext. Temp. | TE28F016B3TA90(2) | GT28F016B3TA90(2) | TE28F160B3TA90(2) | GT28F160B3TA90(2) | | 16 M | TE28F016B3BA90(2) | GT28F016B3BA90(2) | TE28F160B3BA90(2) | GT28F160B3BA90(2) | | | TE28F016B3TA110(2) | GT28F016B3TA110(2) | TE28F160B3TA110(2) | GT28F160B3TA110(2) | | | TE28F016B3BA110(2) | GT28F016B3BA110(2) | TE28F160B3BA110(2) | GT28F160B3BA110(2) | | Ext. Temp. | TE28F008B3TA90(2) | GT28F008B3T90 | TE28F800B3TA90(2) | GT28F800B3T90 | | 8 M | TE28F008B3BA90(2) | GT28F008B3B90 | TE28F800B3BA90(2) | GT28F800B3B90 | | | TE28F008B3TA110(2) | GT28F008B3T110 | TE28F800B3TA110(2) | GT28F800B3T110 | | | TE28F008B3BA110(2) | GT28F008B3B110 | TE28F800B3BA110(2) | GT28F800B3B110 | | Ext. Temp | | _ | TE28F400B3T110 | | | 4 M | | | TE28F400B3B110 | | ### NOTES: - 1. The 48-Ball µBGA package top side mark reads F160B3 [or F800B3]. This mark is identical for both x8 and x16 products. All product shipping boxes or trays provide the correct information regarding bus architecture, however once the devices are removed from the shipping media, it may be difficult to differentiate based on the top side mark. The device identifier (accessible through the Device ID command: see Section 3.2.2 for further details) enables x8 and x16 µBGA package product differentiation. - 2. Product can be ordered in either 0.25 µm or 0.4 µm material. The "A" before the access speed specifies 0.25 µm material. - 3. For new designs, Intel recommends using 0.25 µm Advanced Boot Block devices. ### 7.0 ADDITIONAL INFORMATION(1,2) | Order Number | Document/Tool | | | | | |--------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--| | 210830 | 1997 Flash Memory Databook | | | | | | | Smart 3 Advanced Boot Block Algorithms ('C' and assembly) http://developer.intel.com/design/flcomp | | | | | | Contact your Intel<br>Representative | Flash Data Integrator (FDI) Software Developer's Kit | | | | | | 297874 | FDI Interactive: Play with Intel's Flash Data Integrator on Your PC | | | | | ### NOTE - Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office. - 2. Visit Intel's World Wide Web home page at http://www.Intel.com or http://developer.intel.com for technical documentation and tools. # APPENDIX A WRITE STATE MACHINE CURRENT/NEXT STATES | | | | Command Input (and Next State) | | | | | | | | | |--------------------------------------|-------------|----------------------|------------------------------------|------------------------------|-------------------------------------|---------------------------|-----------------------------------|-----------------------------|-------------------------------------|------------------------------------|-----------------------------------------| | Current<br>State | SR.7 | Data<br>When<br>Read | Read<br>Array<br>(FFH) | Program<br>Setup<br>(10/40H) | Erase<br>Setup<br>(20H) | Erase<br>Confirm<br>(D0H) | Prog/Ers<br>Suspend<br>(B0H) | Prog/Ers<br>Resume<br>(D0H) | Read<br>Status<br>(70H) | Clear<br>Status<br>(50H) | Read<br>Identifier.<br>(90H) | | Read Array | <b>"1</b> " | Array | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | | Read Status | "1" | Status | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | | Read<br>Identifier | *1" | Identifier | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | | Prog. Setup | <b>"</b> 1" | Status | | | Progra | ım (Commano | Input = Data | to be Progran | nmed) | | | | Program<br>(continue) | <b>"</b> O" | Status | | Program | (continue) | | Prog.<br>Susp. to<br>Rd. Status | | Program ( | continue) | | | Program<br>Suspend to<br>Read Status | <b>1</b> 1. | Status | Prog.<br>Sus. to<br>Read<br>Array | Program S<br>to Read | | Program<br>(continue) | Program<br>Susp. to<br>Read Array | Program<br>(continue) | Prog.<br>Susp. to<br>Read<br>Status | Prog.<br>Sus. to<br>Read<br>Array | Prog.<br>Susp. to<br>Read<br>Identifier | | Program<br>Suspend to<br>Read Array | *1* | Array | Prog.<br>Susp. to<br>Read<br>Array | Program 3<br>to Read | | Program<br>(continue) | Program<br>Susp to<br>Read Array | Program<br>(continue) | Prog.<br>Susp. to<br>Read<br>Status | Prog.<br>Sus. to<br>Read<br>Array | Prog.<br>Susp. to<br>Read<br>Identifier | | Prog. Susp.<br>to Read<br>Identifier | <b>1</b> 1. | Identifier | Prog.<br>Susp. to<br>Read<br>Array | Program S<br>to Read | | Program<br>(continue) | Program<br>Susp. to<br>Read Array | Program<br>(continue) | Prog.<br>Susp. to<br>Read<br>Status | Prog.<br>Sus. to<br>Read<br>Array | Prog.<br>Susp. to<br>Read<br>Identifier | | Program<br>(complete) | "1" | Status | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | | Erase Setup | *1" | Status | Eras | e Command | Error | Erase<br>(continue) | Etase<br>Cmd Error | Erase<br>(continue) | Eras | e Comman | d Error | | Erase Cmd.<br>Error | *1" | Status | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | | Erase<br>(continue) | <b>"</b> O" | Status | | Erase (d | ontinue) | | Erase Sus.<br>to Read<br>Status | | Erase (c | ontinue) | | | Erase<br>Suspend to<br>Status | *1° | Status | Erase<br>Susp. to<br>Read<br>Array | Program<br>Setup | Erase<br>Susp. to<br>Read<br>Array | Erase | Erase<br>Susp to<br>Read Array | Erase | Erase<br>Susp. to<br>Read<br>Status | Erase<br>Susp. to<br>Read<br>Array | Ers. Susp.<br>to Read<br>Identifier | | Erase Susp.<br>to Read<br>Array | <b>"1</b> " | Array | Erase<br>Susp. to<br>Read<br>Array | Program<br>Setup | Erase<br>Susp to<br>Read<br>Array | Erase | Erase<br>Susp. to<br>Read Array | Erase | Erase<br>Susp. to<br>Read<br>Status | Erase<br>Susp to<br>Read<br>Array | Ers. Susp.<br>to Read<br>Identifier | | Erase Susp.<br>to Read<br>Identifier | <b>1</b> 1. | Identifier | Erase<br>Susp. to<br>Read<br>Array | Program<br>Setup | Erase<br>Susp. to<br>Flead<br>Array | Erase | Erase<br>Susp. to<br>Read Array | Erase | Erase<br>Susp. to<br>Read<br>Status | Erase<br>Susp. to<br>Read<br>Array | Ers. Susp.<br>to Read<br>Identifier | | Erase<br>(complete) | *1" | Status | Read<br>Array | Program<br>Setup | Erase<br>Setup | | Read Array | | Read<br>Status | Read<br>Array | Read<br>Identifier | # APPENDIX B ACCESS TIME VS. CAPACITIVE LOAD (tavqv vs. CL) This chart shows a derating curve for device access time with respect to capacitive load. The value in the DC Characteristics section of the specification corresponds to $C_L = 50$ pF. ### NOTE: Sampled, but not 100% tested ### APPENDIX C ARCHITECTURE BLOCK DIAGRAM # APPENDIX D SMART 3 ADVANCED BOOT BLOCK MEMORY MAPS 8-Mbit, 16-Mbit, and 32-Mbit Word-Wide Memory Addressing | Top Boot | | | | | Bottom Boot | | | | | |--------------|-------------|-------------|---------------|--------------|-------------|-------------|---------------|--|--| | Size<br>(KW) | 8M | 16M | 32M | Size<br>(KW) | 8M | 16M | 32M | | | | 4 | 7F000-7FFFF | FF000-FFFFF | 1FF000-1FFFFF | 32 | | | 1F8000-1FFFFF | | | | 4 | 7E000-7EFFF | FE000-FEFFF | 1FE000-1FEFFF | 32 | | | 1F0000-1F7FFF | | | | 4 | 7D000-7DFFF | FD000-FDFFF | 1FD000-1FDFFF | 32 | | | 1E8000-1EFFFF | | | | 4 | 7C000-7CFFF | FC000-FCFFF | 1FC000-1FCFFF | 32 | | | 1E0000-1E7FFF | | | | 4 | 7B000-7BFFF | FB000-FBFFF | 1FB000-1FBFFF | 32 | | | 1D8000-1DFFFF | | | | 4 | 7A000-7AFFF | FA000-FAFFF | 1FA000-1FAFFF | 32 | | | 1D0000-1D7FFF | | | | 4 | 79000-79FFF | F9000-F9FFF | 1F9000-1F9FFF | 32 | | | 1C8000-1CFFFF | | | | 4 | 78000-78FFF | F8000-F8FFF | 1F8000-1F8FFF | 32 | | | 1C0000-1C7FFF | | | | 32 | 70000-77FFF | F0000-F7FFF | 1F0000-1F7FFF | 32 | | | 1B8000-1BFFFF | | | | 32 | 68000-6FFFF | E8000-EFFFF | 1E8000-1EFFFF | 32 | | | 1B0000-1B7FFF | | | | 32 | 60000-67FFF | E0000-E7FFF | 1E0000-1E7FFF | 32 | | | 1A8000-1AFFFF | | | | 32 | 58000-5FFFF | D8000-DFFFF | 1D8000-1DFFFF | 32 | | | 1A0000-1A7FFF | | | | 32 | 50000-57FFF | D0000-D7FFF | 1D0000-1D7FFF | 32 | | | 198000-19FFFF | | | | 32 | 48000-4FFFF | C8000-CFFFF | 1C8000-1CFFFF | 32 | | | 190000-197FFF | | | | 32 | 40000-47FFF | C0000-C7FFF | 1C0000-1C7FFF | 32 | | | 188000-18FFFF | | | | 32 | 38000-3FFFF | B8000-BFFFF | 1B8000-1BFFFF | 32 | | | 180000-187FFF | | | | 32 | 30000-37FFF | B0000-B7FFF | 1B0000-1B7FFF | 32 | | | 178000-17FFFF | | | | 32 | 28000-2FFFF | A8000-AFFFF | 1A8000-1AFFFF | 32 | | | 170000-177FFF | | | | 32 | 20000-27FFF | A0000-A7FFF | 1A0000-1A7FFF | 32 | | | 168000-16FFFF | | | | 32 | 18000-1FFFF | 98000-9FFFF | 198000-19FFFF | 32 | | | 160000-167FFF | | | | 32 | 10000-17FFF | 90000-97FFF | 190000-197FFF | 32 | | | 158000-15FFFF | | | | 32 | 08000-0FFFF | 88000-8FFFF | 188000-18FFFF | 32 | | | 150000-157FFF | | | | 32 | 00000-07FFF | 80000-87FFF | 180000-187FFF | 32 | | | 148000-14FFFF | | | | 32 | | 78000-7FFFF | 178000-17FFFF | 32 | | | 140000-147FFF | | | | 32 | | 70000-77FFF | 170000-177FFF | 32 | | | 138000-13FFFF | | | | 32 | | 68000-6FFFF | 168000-16FFFF | 32 | | | 130000-137FFF | | | | 32 | | 60000-67FFF | 160000-167FFF | 32 | | | 128000-12FFFF | | | | 32 | | 58000-5FFFF | 158000-15FFFF | 32 | | | 120000-127FFF | | | | 32 | | 50000-57FFF | 150000-157FFF | 32 | | | 118000-11FFFF | | | | 32 | | 48000-4FFFF | 148000-14FFFF | 32 | | | 110000-117FFF | | | | 32 | | 40000-47FFF | 140000-147FFF | 32 | | | 108000-10FFFF | | | | 32 | | 38000-3FFFF | 138000-13FFFF | 32 | | | 100000-107FFF | | | | 32 | | 30000-37FFF | 130000-137FFF | 32 | | F8000-FFFFF | 0F8000-0FFFFF | | | | 32 | | 28000-2FFFF | 128000-12FFFF | 32 | | F0000-F7FFF | 0F0000-0F7FFF | | | | 32 | | 20000-27FFF | 120000-127FFF | 32 | | E8000-EFFFF | 0E8000-0EFFFF | | | | 32 | | 18000-1FFFF | 118000-11FFFF | 32 | | E0000-E7FFF | 0E0000-0E7FFF | | | | 32 | | 10000-17FFF | 110000-117FFF | 32 | | D8000-DFFFF | 0D8000-0DFFFF | | | | 32 | | 08000-0FFFF | 108000-10FFFF | 32 | | D0000-D7FFF | 0D0000-0D7FFF | | | | 32 | | 00000-07FFF | 100000-107FFF | 32 | | C8000-CFFFF | 0C8000-0CFFFF | | | 8-Mbit, 16-Mbit, and 32-Mbit Word-Wide Memory Addressing (Continued) | Top Boot | | | | | Bottom Boot | | | | | |--------------|----|-----|---------------|--------------|-------------|-------------|---------------|--|--| | Size<br>(KW) | 8M | 16M | 32M | Size<br>(KW) | 8M | 16M | 32M | | | | 32 | | | 0F8000-0FFFFF | 32 | | C0000-C7FFF | 0C0000-0C7FFF | | | | 32 | | | 0F0000-0F7FFF | 32 | | B8000-BFFFF | 0B8000-0BFFFF | | | | 32 | | | 0E8000-0EFFFF | 32 | | B0000-B7FFF | 0B0000-0B7FFF | | | | 32 | | | 0E0000-0E7FFF | 32 | | A8000-AFFFF | 0A8000-0AFFFF | | | | 32 | | | 0D8000-0DFFFF | 32 | | A0000-A7FFF | 0A0000-0A7FFF | | | | 32 | | | 0D0000-0D7FFF | 32 | | 98000-9FFFF | 098000-09FFFF | | | | 32 | | | 0C8000-0CFFFF | 32 | | 90000-97FFF | 090000-097FFF | | | | 32 | | | 0C0000-0C7FFF | 32 | | 88000-8FFFF | 088000-08FFFF | | | | 32 | | | 0B8000-0BFFFF | 32 | | 80000-87FFF | 080000-087FFF | | | | 32 | | | 0B0000-0B7FFF | 32 | 78000-7FFFF | 78000-7FFFF | 78000-7FFFF | | | | 32 | | | 0A8000-0AFFFF | 32 | 70000-77FFF | 70000-77FFF | 70000-77FFF | | | | 32 | | | 0A0000-0A7FFF | 32 | 68000-6FFFF | 68000-6FFFF | 68000-6FFFF | | | | 32 | | | 098000-09FFFF | 32 | 60000-67FFF | 60000-67FFF | 60000-67FFF | | | | 32 | | | 090000-097FFF | 32 | 58000-5FFFF | 58000-5FFFF | 58000-5FFFF | | | | 32 | | | 088000-08FFFF | 32 | 50000-57FFF | 50000-57FFF | 50000-57FFF | | | | 32 | | | 080000-087FFF | 32 | 48000-4FFFF | 48000-4FFFF | 48000-4FFFF | | | | 32 | | | 078000-07FFFF | 32 | 40000-47FFF | 40000-47FFF | 40000-47FFF | | | | 32 | | | 070000-077FFF | 32 | 38000-3FFFF | 38000-3FFFF | 38000-3FFFF | | | | 32 | | | 068000-06FFFF | 32 | 30000-37FFF | 30000-37FFF | 30000-37FFF | | | | 32 | | | 060000-067FFF | 32 | 28000-2FFFF | 28000-2FFFF | 28000-2FFFF | | | | 32 | | | 058000-05FFFF | 32 | 20000-27FFF | 20000-27FFF | 20000-27FFF | | | | 32 | | | 050000-057FFF | 32 | 18000-1FFFF | 18000-1FFFF | 18000-1FFFF | | | | 32 | | | 048000-04FFFF | 32 | 10000-17FFF | 10000-17FFF | 10000-17FFF | | | | 32 | | | 040000-047FFF | 32 | 08000-0FFFF | 08000-0FFFF | 08000-0FFFF | | | | 32 | | | 038000-03FFFF | 4 | 07000-07FFF | 07000-07FFF | 07000-07FFF | | | | 32 | | | 030000-037FFF | 4 | 06000-06FFF | 06000-06FFF | 06000-06FFF | | | | 32 | | | 028000-02FFFF | 4 | 05000-05FFF | 05000-05FFF | 05000-05FFF | | | | 32 | | | 020000-027FFF | 4 | 04000-04FFF | 04000-04FFF | 04000-04FFF | | | | 32 | | | 018000-01FFFF | 4 | 03000-03FFF | 03000-03FFF | 03000-03FFF | | | | 32 | | | 010000-017FFF | 4 | 02000-02FFF | 02000-02FFF | 02000-02FFF | | | | 32 | | | 008000-00FFFF | 4 | 01000-01FFF | 01000-01FFF | 01000-01FFF | | | | 32 | | | 000000-007FFF | 4 | 00000-00FFF | 00000-00FFF | 00000-00FFF | | | ### 4-Mbit Word-Wide Memory Addressing | Top Boot | | | | | Bottom Boot | | | | |--------------|--|--|--------------|--------------|-------------|--------------|--|--| | Size<br>(KW) | | | 4M | Size<br>(KW) | | 4M | | | | 4 | | | 3F000-3FFFF | 32 | | 38000-3FFFF | | | | 4 | | | 3E000-3EFFF | 32 | | 30000-37FFF | | | | 4 | | | 3D000-3DFFF | 32 | | 28000-2FFFF | | | | 4 | | | 3C000-3CFFF | 32 | | 20000-27FFF | | | | 4 | | | 3B000-3BFFF | 32 | | 18000-1FFFF | | | | 4 | | | 3A000-3AFFF | 32 | | 10000-017FFF | | | | 4 | | | 39000-39FFF | 32 | | 08000-0FFFF | | | | 4 | | | 38000-38FFF | 4 | | 07000-07FFF | | | | 32 | | | 30000-037FFF | 4 | | 06000-06FFF | | | | 32 | | | 28000-2FFFF | 4 | | 05000-05FFF | | | | 32 | | | 20000-2FFFF | 4 | | 04000-04FFF | | | | 32 | | | 18000-1FFFF | 4 | | 03000-03FFF | | | | 32 | | | 10000-017FFF | 4 | | 02000-02FFF | | | | 32 | | | 08000-0FFFF | 4 | | 01000-01FFF | | | | 32 | | | 00000-07FFF | 4 | | 00000-00FFF | | | # APPENDIX E BYTE-WIDE MEMORY MAP DIAGRAMS ### Byte-Wide Memory Addressing | Top Boot | | | | | Bottom Boot | | | | | |--------------|-------------|---------------|---------------|--------------|-------------|---------------|---------------|--|--| | Size<br>(KB) | 8M | 16M | 32M | Size<br>(KB) | 8M | 16M | 32M | | | | 8 | FE000-FFFFF | 1FE000-1FFFFF | 3FE000-3FFFFF | 64 | | | 3F0000-3FFFFF | | | | 8 | FC000-FDFFF | 1FC000-1FDFFF | 3FC000-3FDFFF | 64 | | | 3E0000-3EFFFF | | | | 8 | FA000-FBFFF | 1FA000-1FBFFF | 3FA000-3FBFFF | 64 | | | 3D0000-3DFFFF | | | | 8 | F8000-F9FFF | 1F8000-1F9FFF | 3F8000-3F9FFF | 64 | | | 3C0000-3CFFFF | | | | 8 | F6000-F7FFF | 1F6000-1F7FFF | 3F6000-3F7FFF | 64 | | | 3B0000-3BFFFF | | | | 8 | F4000-F5FFF | 1F4000-1F5FFF | 3F4000-3F5FFF | 64 | | | 3A0000-3AFFFF | | | | 8 | F2000-F3FFF | 1F2000-1F3FFF | 3F2000-3F3FFF | 64 | | | 390000-39FFFF | | | | 8 | F0000-F1FFF | 1F0000-1F1FFF | 3F0000-3F1FFF | 64 | | | 380000-38FFFF | | | | 64 | E0000-EFFFF | 1E0000-1EFFFF | 3E0000-3EFFFF | 64 | | | 370000-37FFFF | | | | 64 | D0000-DFFFF | 1D0000-1DFFFF | 3D0000-3DFFFF | 64 | | | 360000-36FFFF | | | | 64 | C0000-CFFFF | 1C0000-1CFFFF | 3C0000-3CFFFF | 64 | | | 350000-35FFFF | | | | 64 | B0000-BFFFF | 1B0000-1BFFFF | 3B0000-3BFFFF | 64 | | | 340000-34FFFF | | | | 64 | A0000-AFFFF | 1A0000-1AFFFF | 3A0000-3AFFFF | 64 | | | 330000-33FFFF | | | | 64 | 90000-9FFFF | 190000-19FFFF | 390000-39FFFF | 64 | | | 320000-32FFFF | | | | 64 | 80000-8FFFF | 180000-18FFFF | 380000-38FFFF | 64 | | | 310000-31FFFF | | | | 64 | 70000-7FFFF | 170000-17FFFF | 370000-37FFFF | 64 | | | 300000-30FFFF | | | | 64 | 60000-6FFFF | 160000-16FFFF | 360000-36FFFF | 64 | | | 2F0000-2FFFFF | | | | 64 | 50000-5FFFF | 150000-15FFFF | 350000-35FFFF | 64 | | | 2E0000-2EFFFF | | | | 64 | 40000-4FFFF | 140000-14FFFF | 340000-34FFFF | 64 | | | 2D0000-2DFFFF | | | | 64 | 30000-3FFFF | 130000-13FFFF | 330000-33FFFF | 64 | | | 2C0000-2CFFFF | | | | 64 | 20000-2FFFF | 120000-12FFFF | 320000-32FFFF | 64 | | | 2B0000-2BFFFF | | | | 64 | 10000-1FFFF | 110000-11FFFF | 310000-31FFFF | 64 | | | 2A0000-2AFFFF | | | | 64 | 00000-0FFFF | 100000-10FFFF | 300000-30FFFF | 64 | | | 290000-29FFFF | | | | 64 | | 0F0000-0FFFFF | 2F0000-2FFFFF | 64 | | | 280000-28FFFF | | | | 64 | | 0E0000-0EFFFF | 2E0000-2EFFFF | 64 | | | 270000-27FFFF | | | | 64 | | 0D0000-0DFFFF | 2D0000-2DFFFF | 64 | | | 260000-26FFFF | | | | 64 | | 0C0000-0CFFFF | 2C0000-2CFFFF | 64 | | | 250000-25FFFF | | | | 64 | | 0B0000-0BFFFF | 2B0000-2BFFFF | 64 | | | 240000-24FFFF | | | | 64 | | 0A0000-0AFFFF | 2A0000-2AFFFF | 64 | | | 230000-23FFFF | | | | 64 | | 090000-09FFFF | 290000-29FFFF | 64 | | | 220000-22FFFF | | | | 64 | | 080000-08FFFF | 280000-28FFFF | 64 | | | 210000-21FFFF | | | | 64 | | 070000-07FFFF | 270000-27FFFF | 64 | | | 200000-20FFFF | | | | 64 | | 060000-06FFFF | 260000-26FFFF | 64 | | 1F0000-1FFFFF | 1F0000-1FFFFF | | | | 64 | | 050000-05FFFF | 250000-25FFFF | 64 | | 1E0000-1EFFFF | 1E0000-1EFFFF | | | | 64 | | 040000-04FFFF | 240000-24FFFF | 64 | | 1D0000-1DFFFF | 1D0000-1DFFFF | | | | 64 | | 030000-03FFFF | 230000-23FFFF | 64 | | 1C0000-1CFFFF | 1C0000-1CFFFF | | | | 64 | | 020000-02FFFF | 220000-22FFFF | 64 | | 1B0000-1BFFFF | 1B0000-1BFFFF | | | | 64 | | 010000-01FFFF | 210000-21FFFF | 64 | | 1A0000-1AFFFF | 1A0000-1AFFFF | | | | 64 | | 000000-00FFFF | 200000-20FFFF | 64 | | 190000-19FFFF | 190000-19FFFF | | | PRELIMINARY ### Byte-Wide Memory Addressing (Continued) | Top Boot | | | | | Bottom Boot | | | | | |--------------|----|-----|---------------|--------------|-------------|---------------|---------------|--|--| | Size<br>(KB) | 8M | 16M | 32M | Size<br>(KB) | 8M | 16M | 32M | | | | 64 | | | 1F0000-1FFFFF | 64 | | 180000-18FFFF | 180000-18FFFF | | | | 64 | | | 1E0000-1EFFFF | 64 | | 170000-17FFFF | 170000-17FFFF | | | | 64 | | | 1D0000-1DFFFF | 64 | | 160000-16FFFF | 160000-16FFFF | | | | 64 | | | 1C0000-1CFFFF | 64 | | 150000-15FFFF | 150000-15FFFF | | | | 64 | | | 1B0000-1BFFFF | 64 | | 140000-14FFFF | 140000-14FFFF | | | | 64 | | | 1A0000-1AFFFF | 64 | | 130000-13FFFF | 130000-13FFFF | | | | 64 | | | 190000-19FFFF | 64 | | 120000-12FFFF | 120000-12FFFF | | | | 64 | | | 180000-18FFFF | 64 | | 110000-11FFFF | 110000-11FFFF | | | | 64 | | | 170000-17FFFF | 64 | | 100000-10FFFF | 100000-10FFFF | | | | 64 | | | 160000-16FFFF | 64 | F0000-FFFFF | 0F0000-0FFFFF | 0F0000-0FFFFF | | | | 64 | | | 150000-15FFFF | 64 | E0000-EFFFF | 0E0000-0EFFFF | 0E0000-0EFFFF | | | | 64 | | | 140000-14FFFF | 64 | D0000-DFFFF | 0D0000-0DFFFF | 0D0000-0DFFFF | | | | 64 | | | 130000-13FFFF | 64 | C0000-CFFFF | 0C0000-0CFFFF | 0C0000-0CFFFF | | | | 64 | | | 120000-12FFFF | 64 | B0000-BFFFF | OBOOOO-OBFFFF | 0B0000-0BFFFF | | | | 64 | | | 110000-11FFFF | 64 | A0000-AFFFF | 0A0000-0AFFFF | 0A0000-0AFFFF | | | | 64 | | | 100000-10FFFF | 64 | 90000-9FFFF | 090000-09FFFF | 090000-09FFFF | | | | 64 | | | 0F0000-0FFFFF | 64 | 80000-8FFFF | 080000-08FFFF | 080000-08FFFF | | | | 64 | | | 0E0000-0EFFFF | 64 | 70000-7FFFF | 070000-07FFFF | 070000-07FFFF | | | | 64 | | | 0D0000-0DFFFF | 64 | 60000-6FFFF | 060000-06FFFF | 060000-06FFFF | | | | 64 | | | 0C0000-0CFFFF | 64 | 50000-5FFFF | 050000-05FFFF | 050000-05FFFF | | | | 64 | | | 0B0000-0BFFFF | 64 | 40000-4FFFF | 040000-04FFFF | 040000-04FFFF | | | | 64 | | | 0A0000-0AFFFF | 64 | 30000-3FFFF | 030000-03FFFF | 030000-03FFFF | | | | 64 | | | 090000-09FFFF | 64 | 20000-2FFFF | 020000-02FFFF | 020000-02FFFF | | | | 64 | | | 080000-08FFFF | 64 | 10000-1FFFF | 010000-01FFFF | 010000-01FFFF | | | | 64 | | | 070000-07FFFF | 8 | 0E000-0FFFF | 00E000-00FFFF | 00E000-00FFFF | | | | 64 | | | 060000-06FFFF | 8 | 0C000-0DFFF | 00C000-00DFFF | 00C000-00DFFF | | | | 64 | | | 050000-05FFFF | 8 | 0A000-0BFFF | 00A000-00BFFF | 00A000-00BFFF | | | | 64 | | | 040000-04FFFF | 8 | 08000-09FFF | 008000-009FFF | 008000-009FFF | | | | 64 | | | 030000-03FFFF | 8 | 06000-07FFF | 006000-007FFF | 006000-007FFF | | | | 64 | | | 020000-02FFFF | 8 | 04000-05FFF | 004000-005FFF | 004000-005FFF | | | | 64 | | | 010000-01FFFF | 8 | 02000-03FFF | 002000-003FFF | 002000-003FFF | | | | 64 | | | 000000-00FFFF | 8 | 00000-01FFF | 000000-001FFF | 000000-001FFF | | | 42 # APPENDIX F PROGRAM AND ERASE FLOWCHARTS Figure 10. Program Flowchart Figure 11. Program Suspend/Resume Flowchart Figure 12. Block Erase Flowchart Figure 13. Erase Suspend/Resume Flowchart