# NJ8820 # FREQUENCY SYNTHESISER (PROM INTERFACE) The NJ8820 is a synthesiser circuit fabricated on the GPS CMOS process and is capable of achieving high sideband attenuation and low noise performance, it contains a reference oscillator. 11-bit programmable reference divider, digital and sample-and-hold comparators, 10-bit programmable 'M' counter. 7-bit programmable 'A' counter and the necessary control and latch circuitry for accepting and latching the input data. Data is presented as eight 4-bit words read from an external memory, with the necessary timing signals generated internally. It is intended to be used in conjunction with a two-modulus prescaler such as the SP8710 series to produce a universal binary coded synthesiser. The NJ8820 is available in Plastic DIL (DP) and Miniature Plastic DIL (MP) packages, both with operating temperature range of -30°C to +70°C. The NJ8820MA is available only in Ceramic DIL package with operating temperature range of -40°C to +85°C. #### **FEATURES** - Low Power Consumption - Direct Interface to ROM or PROM - High Performance Sample and Hold Phase Detector - >10MHz Input Frequency ### ORDERING INFORMATION NJ8820 BA DP Plastic DIL Package NJ8820 BA MP Miniature Plastic DIL Package NJ8820 MA DG Ceramic DIL Package Fig.1 Pin connections - top view # **ABSOLUTE MAXIMUM RATINGS** Supply voltage, Vpp - Vss -0.5V to 7V Input voltage Open drain outputs, pins 3 and 13 All other pins Vss-0.3V to Vpp+0.3V Storage temperature -65°C to +150°C (DG package, NJ8820MA) -55°C to +125°C Storage temperature (DP and MP packages, NJ8820) DATA SELECT OUTPUTS MEMORY ENABLE DS0 DS1 DS2 (ME) 13 SEQUENCE PULSE PROGRAM ENABLE (PE) INTERNAL Г٦ REFERENCE COUNTER OSC IN SAMPLE/HOLD DHASE DDA DETECTOR OSC OUT LATCH & LATCH 7 LATCH & FREQUENCY/ PHASE D0 D1 D2 LOCK DETECT (LD) LATCH 1 LATCH 2 LATCH 3 LATONA LATONA 'A' COUNTER 'M' COUNTER (7 BITS) (10 BITS) MODULUS CONTROL LOGIC CONTROL\_ OUTPUT (MC) Fig.2 Block diagram # NJ8820 # ELECTRICAL CHARACTERISTICS AT VDD = 5V Test conditions unless otherwise stated: Vpp-Vss=5V ±0·5V. Temperature range NJ8820 BA: -30°C to +70°C; NJ8820 MA: -40°C to +85°C DC Characteristics | Characteristic | | Value | | | | | |-------------------------------|---------|-------|------|-----------------------------------------|-------------------------------------------|--| | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | Supply current | | 3.5 | 5.5 | mA | fosc, frin = 10MHz ) 0 to 5V | | | • | | 0.7 | 1.5 | mA | foss fru = 1.0MHz square | | | OUTPUT LEVELS | | | ł | | wave | | | Memory Enable Output (ME) | | | 1 | | | | | Low level | | | 0.4 | V | I <sub>SINK</sub> = 4mA | | | Open drain pull-up voltage | | | 7 | V | | | | Data Select Outputs (DS0-DS2) | | | | } | | | | High level | 4.6 | | | V | I <sub>SOURCE</sub> = 1 mA | | | Low level | | | 0.4 | V | I <sub>StNK</sub> = 2mA | | | Modulus Control Output (MC) | | | | | | | | High level | 4.6 | | | V | I <sub>SOURCE</sub> = 1mA | | | Low level | | | 0.4 | V | I <sub>SINK</sub> = 1mA | | | Lock Detect Output (LD) | | | | | | | | Low level | | | 0.4 | l v | I <sub>SINK</sub> = 4mA | | | Open drain pull-up voltage | | | 7 | V | | | | PDB Output | | | | | | | | High level | 4.6 | | | l v | I <sub>SOURCE</sub> = 5mA | | | Low level | | | 0.4 | ĺ v | I <sub>SINK</sub> = 5mA | | | 3-state leakage current | | | ±0·1 | μА | -SIVK | | | J | | | | ļ , , , , , , , , , , , , , , , , , , , | | | | INPUT LEVELS | | | Į. | | | | | Data Inputs (D0-D3) | | | } | | | | | High level | 4.25 | | | V | TTL compatible | | | Low level | | | 0.75 | V | See note 1 | | | Program Enable Input (PE) | | | | | | | | Trigger level | VBIAS | | 1 | V | V <sub>BIAS</sub> = self-bias point of PE | | | <b>99</b> | ± 100mV | | | | (nominally V <sub>DD</sub> /2) | | | | 1 | l | l | 1 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | ### **AC Characteristics** | Characteristic | Value | | | Units | | | |-----------------------------------------------------------------|-------|----------------|----|-------|----------------------------------------------------------------------|--| | Citatacteristic | Min. | Min. Typ. Max. | | Units | Conditions | | | F <sub>IN</sub> and OSC IN input level | 200 | | | mVRMS | 10MHz AC-coupled sinewave | | | Max. operating frequency, f <sub>FIN</sub> and f <sub>osc</sub> | 10.6 | | | MHz | Input squarewave V <sub>DD</sub> to V <sub>SS</sub> ,<br>See note 5. | | | Propagation delay, clock to MC | | 30 | 50 | ns | See note 2. | | | PE pulse length, tw | 5 | | | μs | Pulse to V <sub>SS</sub> or V <sub>DD</sub> . | | | Data set-up time, t <sub>DS</sub> | 1 | 1 | | μs | 33 33 | | | Data hold time, t <sub>DH</sub> | 10 | 1 | ŀ | ns | | | | Digital phase detector propagation delay | | 500 | ŀ | ns | | | | Gain programming resistor, RB | 5 | 1 | | kΩ | | | | Hold capacitor, CH | | | 1 | nF | See note 3. | | | Output resistance, PDA | | 1 | 5 | kΩ | | | | Digital phase detector gain | | 0.4 | | V/Rad | | | | Power supply rise time | 100 | | | μs | 10% to 90%, see note 4. | | # NOTES - NOTES 1. Data inputs have internal pull-up resistors to enable them to be driven from TTL outputs 2. All counters have outputs directly synchronous with Their respective clock rising edges. 3. The finite output resistance of the internal voltage follower and on resistance of the sample switch driving this pin will add a finite time constant to the loop. An external 1nF hold capacitor will give a maximum time constant of 5µs, typically. 4. To ensure correct operation of power-on programming. 5. Operation at up to 15MHz is possible with a full logic swing but is not guaranteed. ## PIN DESCRIPTIONS | Pin no. | Name | Description | |--------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PDA | Analog output from the sample and hold phase comparator for use as a 'fine' error signal. Output at (V <sub>DO</sub> -V <sub>SS</sub> )/2 when the system is in lock. Voltage increases as f <sub>V</sub> phase lead increases; voltage decreases as f <sub>F</sub> phase lead increases. Output is linear over only a narrow phase window, determined by gain (programmed by RB). | | 2 | PDB | Three-state output from the phase/frequency detector for use as a 'coarse' error signal. $f_V > f_\Gamma$ or $f_V$ leading: positive pulses with respect to the bias point $V_{BIAS}$ $f_V < f_\Gamma$ or $f_\Gamma$ leading: negative pulses with respect to the bias point $V_{BIAS}$ $f_V = f_\Gamma$ and phase error within PDA window: high impedance. | | 3 | ĹĎ | An open-drain lock detect output at low level when phase error is within PDA window (in lock); high impedance at all other times. | | 4 | F <sub>IN</sub> | The input to the main counters, normally driven from a prescaler, which may be AC-coupled or, when a full logic swing is available, may be DC-coupled. | | 5 | Vss | Negative supply (ground). | | 6 | V <sub>DD</sub> | Positive supply. | | 7, 8 | OSC IN/<br>OSC OUT | These pins form an on-chip reference oscillator when a series resonant crystal is connected across them. Capacitors of appropriate value are also required between each end of the crystal and ground to provide the necessary additional phase shift. An external reference signal may, alternatively, be applied to OSC IN. This may be a low-level signal, AC-coupled, or if a full logic swing is available it may be DC-coupled. The program range of the reference counter is 3 to 2047, with the division ratio being twice the programmed number. | | 9,10, 11, 12 | D0-D3 | Information on these inputs is transferred to the internal data latches during the appropriate data read time slot. D3 is MSB, D0 is LSB. | | 13 | ME | An open drain output for use in controlling the power supply to an external ROM or PROM. ME is low during the data read period and high impedance at other times. | | 14 | PE | A positive or negative pulse or edge AC-coupled into this pin initiates the single-shot data read procedure. Grounding this pin repeats the data read procedure in a cyclic manner. | | 15, 16, 17 | DS0-DS2 | Internally generated three-state data select outputs, which may be used to address external memory. | | 18 | MC | Modulus control output for controlling an external dual-modulus prescaler. $\overline{\rm MC}$ will be low at the beginning of a count cycle and will remain low until the 'A' counter completes its cycle. $\overline{\rm MC}$ then goes high and remains high until the 'M' counter completes its cycle, at which point both 'A' and 'M' counters are reset. This gives a total division ratio of $MP+A$ , where $P$ and $P+1$ represent the dual-modulus prescaler values. The program range of the 'A' counter is 0-127 and therefore can control prescalers with a division ratio up to and including $\pm 128/129$ . The programming range of the 'M' counter is 8-1023 and, for correct operation, $M \ge A$ . Where every possible channel is required, the minimum total division ratio should be $P^2 - P$ . | | 19 | RB | An external sample and hold phase comparator gain programming resistor should be connected between this pin and $\rm V_{\rm SS}.$ | | 20 | СН | An external hold capacitor should be connected between this pin and V <sub>ss</sub> . | Fig. 4 Typical supply current v. input level, OSC IN # NJ8820 #### **PROGRAMMING** Program information can be obtained from an external ROM or PROM under the control of the NJ8820. Twenty-eight data bits are required per channel arranged as eight 4-bit words leaving four redundant bits, two of which are available on the data bus driving the data transfer time slot and may be used for external control purposes. A suitable PROM would be the 74S287, giving up to 32 channel capability as shown in Fig. 5. Note that the choice of PNP transistor and supply bypass capacitor on the ROM should be such that the ROM will power up in time: for example, at 10MHz oscillator frequency, the ROM must be powered up in less than 25µs. Reading this data is normally done in single shot mode, with the data read cycle started by either a positive or negative pulse on the program enable (PE) pin. The data read cycle is generated from a program clock at 1/64 of the reference oscillator frequency. A memory enable signal (ME) is supplied to allow power-down of the ROM when it is not in use. Data select outputs (DS0-DS2) remain in a high impedance state when the program cycle is completed to allow the address bus to be used for other functions if desired. The data map, data read cycle and timing diagram are shown in Figs. 6 to 8. Data is latched internally during the portions of the program cycle shown shaded in Fig. 7 and all data is transferred to the counters and latched during the data transfer time slot. Alternatively, the PE pin may be grounded, causing the data read cycle to repeat cyclically to allow continuous up-dating of the program information. In this mode, external memory will be enabled continuously (ME low) and the data read cycle will repeat every sixteen cycles of the internal program clock, i.e. every 1024/losc seconds. This programming method is not recommended because the higher power consumption and the possibilities of noise into the loop from the digital data lines. ### Power-on Programming On power-up, the data read cycle is automatically initiated, making it unnecessary to provide a PE pulse. The circuit detects the power supply rising above a threshold point (nominally 1:5V) and, after an internally generated delay to allow the supply to rise fully, the circuit is programmed in the normal way. This delay is generated by counting reference oscillator pulses and is therefore dependent on the crystal used. The delay consists of 53248 reference oscillator cycles, giving a delay of about 5ms at 10MHz. To ensure correct operation of this function, the power supply rise time should be less than 5ms (at 10MHz), rising smoothly through the threshold point. Fig. 5 Programming via PROM | WORD | DS2 | DS1 | DS0 | D3 | D2 | D1 | D0 | | |------|-----|-----|-----|----|-----|------------|----|--| | 1 | 0 | 0 | 0 | М1 | мо | | | | | 2 | 0 | 0 | 1 | M5 | M4 | МЗ | M2 | | | 3 | 0 | 1 | 0 | M9 | M8 | M7 | M6 | | | 4 | 0 | 1 | 1 | A3 | A2 | A1 | AO | | | 5 | 1 | 0 | 0 | - | A6 | <b>A</b> 5 | A4 | | | 6 | 1 | 0 | 1 | R3 | R2 | R1 | RO | | | 7 | 1 | 1 | 0 | R7 | R6 | R5 | R4 | | | 8 | 1 | 1 | 1 | - | R10 | R9 | R8 | | Fig. 6 Data map Fig. 7 Data selection Fig.8 Timing diagram ### PHASE COMPARATORS The digital phase/frequency detector drives a three-state output, PDB, which provides a 'coarse' error signal to enable fast switching between channels. The PDB output is active until the phase error is within the sample and hold phase detector, PDA, window, when PDB becomes high impedance. Phase-lock is indicated at this point by a low level on LD. The sample and hold phase detector provides a 'fine' error signal to give further phase adjustment and to hold the loop in lock. An internally generated ramp, controlled by the digital output from both the reference and main divider chains, is sampled at the reference frequency to give the 'fine' error signal, PDA. When in phase lock, this output would be typically at $(V_{DD} - V_{SS})/2$ and any offset from this would be proportional to phase error. The relationship between this offset and the phase error is the phase comparator gain, which is programmable with an external resistor, RB. An internal 50pF capacitor is used in the sample and hold comparator. ### CRYSTAL OSCILLATOR When using the internal oscillator, the stability may be enhanced at high frequencies by the inclusion of a resistor between pin 8 (OSC OUT) and the other components. A value of $2.2k\Omega$ is advised. ### PROGRAMMING/POWER UP Data and signal input pins should not have input applied to them prior to the application of $V_{\rm DD}$ , as otherwise latch-up may occur.