# **TDC1112** # **Monolithic Digital-to-Analog Converter** 12-Bit, 50 Msps, 12 ns Settling Time to 0.1%, 70 dB SFDR # **Description** The TDC1112 is a ECL compatible, 12-bit monolithic D/A converter capable of converting digital data into an analog current at data rates in excess of 50 Megasamples-per second (Msps). The analog circuitry has been optimized for dynamic performance, with very low glitch energy. The output is able to drive a $50\Omega$ load with 1 Volt outputs while keeping a spurious-free-dynamic range greater than 70 dB. Data registers are incorporated on the chip. This eliminates the temporal data skew encountered with external registers and latches and minimizes the glitches that can adversely affect many applications. #### **Features** - ♦ 12-bit resolution - ♦ 50 Msps data rate - ♦ ECL inputs - Very low-glitch with no track and hold circuit needed - Dual +4 dBm (1V into 50Ω) outputs make output amplifiers unnecessary in many applications - ♦ 70 dB typical spurious-free-dynamic-range - ◆ Available compliant to MIL-STD-883C # **Applications** - ◆ Direct digital RF signal generation - ◆ Test signal generation - ◆ Arbitrary waveform synthesis - ◆ Broadcast and studio video - High-resolution A/D converters # Interface Diagram ### **Functional Block Diagram** # **Pin Assignments** 24 Pin Hermetic Ceramic DIP — J7 Package 24 Pin Plastic DIP — N7 Package 28 Contact Chip Carrier — C3 Package 28 Leaded Plastic Chip Carrier — R3 Package ### **Functional Description** #### **General Information** The TDC1112 consists of five major circuit sections: the LSB data register, the MSB decode block, the decoded MSB register, the current switch array, and the reference amplifier. All data bits are registered just before the current switches to minimize the temporal skew that would generate glitches. There are three major D/A architectures: thermometer code segmentation, weighted current sources, and $R\!-\!2R.$ In thermometer code segmentation there is one current source for each possible output level. The current sources are equally weighted and for an input code of N, N current sources are turned on. An N bit segmented D/A has $2^N$ current sources. A weighted current source D/A has one current source for each bit of input with a binary weighting for the current sources. In an $R\!-\!2R$ D/A, there is one current source per bit, and a resistor network which scales the current sources to have a binary weighting. When transitioning from a code of 0111111111111 to 1000000000000, both the R-2R D/A and binary weighted D/A are turning some current sources on while turning others off. If the timing is not perfect, there is a moment where all current sources are either on or off, resulting in a glitch. In a segmented architecture, 2047 of the current sources remain on, and one more is turned on to increment the output-no possibility of a glitch. The TDC1112 uses a hybrid architecture with the 6 MSBs segmented, and the 6 LSBs from a R-2R network. The result is a converter which has very low glitch energy, and a moderate die size. #### Power, Grounds, and Layout The TDC1112 requires a single -5.2V power supply. The analog (V<sub>EEA</sub>) and digital (V<sub>EED</sub>) supply voltages should be decoupled from each other, as shown in the *Typical Interface Circuits*, to provide the highest noise immunity. The $0.1\mu$ F decoupling capacitors should be placed as close as possible to the power pins. The inductors are simple ferrite beads and are neither critical in value nor always required. The high slew-rates of digital data make capacitive coupling with the D/A output a real problem. Since the digital signals contain high-frequency harmonics of the clock, as well as the signal that is being provided to the DAC, the result of data feedthrough often looks like harmonic distortion which degrades the Spurious-Free-Dynamic-Range (SFDR) performance of the D/A. The layout of grounds in any system is an important design consideration. Separate analog and digital grounds are provided at the TDC1112. All ground pins should be connected to a common low-noise, low-impedance groundplane. This groundplane should be common for the TDC1112 and all of its immediate interface circuitry, which includes all of the reference circuitry, the output load circuitry, and all of the power supply decoupling components. The digital driving logic should use a separate system ground, and this ground should be connected (typically through a ferrite bead inductor) to the analog ground-plane in only one place. The analog and digital grounds may be connected in other ways if required by the user's system grounding plan, however, the voltage differential between the AGND and DGND pins must be held to within $\pm 0.1$ V. #### Reference The TDC1112 has two reference inputs: REF+ and REF—. These are the inverting and noninverting inputs of the internal reference amplifier. An externally generated reference voltage is applied to the REF— pin. Current flows into the REF+ pin through an external current setting resistor (RREF). This current is the reference current (IREF) which serves as an internal reference for the current source array. The output current for an input code N from OUT+ is related to IREF through the following relationship: $$I_{OUT}$$ (Input Code N) = N x $\frac{|REF|}{64}$ This means that with an IREF that is nominally $625\mu A$ , the full scale output is 40mA, which will drive a $50\Omega$ load in parallel with a $50\Omega$ transmission line ( $25\Omega$ load total) with a 1V peak-to-peak signal. The impedance seen by the REF — and REF + pins should be approximately equal so that the effect of amplifier input bias current is minimized. #### Reference (cont.) The TDC1112 has been optimized to operate with a reference current of $625\mu A$ . Significantly increasing or decreasing this current may degrade the performance of the device. The minimum and maximum values for V<sub>REF</sub> and I<sub>REF</sub> are listed in the *Operating Conditions Table*. The internal reference amplifier is externally compensated to assure stability. To compensate this amplifier, a $0.1\mu\text{F}$ capacitor should be connected between the COMP pin and V<sub>EEA</sub>. The amplifier has been optimized to minimize the TDC1112 settling time, and as a result should be considered a DC amplifier. Performance of the TDC1112 operating in a multiplying D/A mode is not quaranteed. A typical interface circuit that includes a stable, adjustable reference circuit is shown in *Figures 9a-c*. #### **Digital Inputs** The data inputs are single-ended ECL compatible. The TDC1112 is specified with two sets of setup and hold times. One of these pairs of specifications quarantees the performance of the TDC1112 to specifications listed in the minimum and maximum columns of the System Performance Characteristics Table. The second more rigid specification is recommended for applications where lowest possible glitch and highest SFDR are desired. The more stringent to and the insure that the data will not be slewing during times critical to the TDC1112, and will hence minimize the effects of capacitively coupled data feedthrough and optimize SFDR performance. Another method reducing the effect of capacitive coupling is to slow down the slew rates of the digital inputs. This has been done in the circuit shown in Figures 9a-c by the addition of $50\Omega$ series resistors to the data lines. #### **Clock and Feedthrough Control** The TDC1112 requires an ECL clock signal (CONVert and CONVert). Even though complementary operation is preferred, a single-ended signal may be used if either unused CONV input is biased at a DC voltage midway between the active input's VIH and VIL levels. Data is synchronously entered on the rising edge of CONV (the falling edge of $\overline{CONV}$ ). The CONV input is ignored in the Feedthrough (FT=HIGH) mode. The Feedthrough (FT) pin is normally held LOW, in which case the TDC1112 operates in a clocked mode (the output changes only after a clock rising edge). An internal pull-down resistor is provided, and this pin may be left open for clocked operation. For certain applications, such as high-precision successive approximation A/D converters, speed may be more important then glitch performance. In these cases, the FT pin may be brought HIGH, which makes the input registers transparent. This allows the analog output to change immediately and asynchronous in response to the digital input, without the need for a clock. Since skew in the bits of the input word will result in glitches, and may affect settling time, it is recommended that the TDC1112 be operated in clocked mode for most applications. #### **Analog Outputs** Two simultaneous and complementary analog outputs are provided. Both of these outputs are full-power current sources. By loading the current source outputs with a resistive load, they may be used as voltage outputs. OUT+ provides a 0 to -40 mA output current (0 to -1 V when terminated in $25 \Omega$ ) as the input code varies from 0000 0000 0000 to 1111 1111 1111. OUT- varies in a complementary manner from -40 to 0mA (-1 to 0V when terminated with $25 \Omega$ ) over the same code range. (See the Output Coding Table.) The output current is proportional to the reference current and the input code. The recommended output termination is $25\Omega.$ This can be provided by placing a $50\Omega$ source resistor between the output pin and ground, then driving a $50\Omega$ transmission line. With this load, the output voltage range of the converter is 0 to -1.0 V. If a load is capacitively coupled to the TDC1112, it is recommended that a $25\Omega$ load at DC, as seen by the TDC1112, continue to be maintained. The output voltage should be kept within the output compliance voltage range, $V_{OC}$ , as specified in the *Electrical Characteristics Table*, or the accuracy may be impaired. See *Figure 9b* for a suggested circuit for achieving a bipolar output voltage range. Optimum DC linearity is obtained by using a differential output either with a balun, or an operational amplifier in the differential mode. If it is desired that the TDC1112 be operated in a single ended fashion, the unused output should be connected directly to ground as is shown in *Figure 9c*. ### **Package Interconnections** | Signal<br>Type | Signal<br>Name | Function | Value | J7, N7 Package Pins | C3, R3 Package Pins | |-----------------|-----------------------|-----------------------------|-----------------|---------------------|---------------------| | Power | $v_{EEA}$ | Analog Supply Voltage | - 5.2V | 18 | 1 | | | VEED | Digital Supply Voltage | - 5.2V | 22 | 5 | | | AGND | Analog Ground | 0.0V | 5 | 13 | | | D <sub>GND</sub> | Digital Ground | V0.0 | 8 | 17 | | Reference | REF – | Reference Voltage Input | - 1.0V | 19 | 2 | | | REF+ | Reference Current Output | 0.625mA | 20 | 3 | | | COMP | Compensation Capacitor | 0.1μF, See Text | 21 | 4 | | Data Input | D <sub>1</sub> (MSB) | Most Significant Bit Input | ECL | 14 | 24 | | | D <sub>2</sub> | | ECL | 13 | 23 | | | $D_3$ | | ECL | 12 | 22 | | | D <sub>4</sub> | | ECL | 11 | 21 | | | D <sub>5</sub> | | ECL | 10 | 20 | | | D <sub>6</sub> | | ECL | 9 | 19 | | | D <sub>7</sub> | | ECL | 23 | 6 | | | D <sub>8</sub> | | ECL | 24 | 7 | | | D <sub>9</sub> | | ECL | 1 | 8 | | | D <sub>10</sub> | | ECL | 2 | 9 | | | D <sub>11</sub> | | ECL | 3 | 10 | | | D <sub>12</sub> (LSB) | Least Significant Bit Input | ECL | 4 | 11 | | Feedthrough | FT | Feedthrough Mode Control | ECL | 17 | 28 | | Convert (Clock) | CONV | Convert (Clock) Input | ECL | 16 | 27 | | | CONV | Convert (Clock) Input | ECL | 15 | 26 | | Analog Output | OUT+ | Analog Output | 0 to -40mA | 6 | 14 | | | OUT- | Analog Output | -40 to 0mA | 7 | 15 | Output Coding Table 1 | Input D | )ata | D <sub>1-12</sub><br>LSB | OUT+ (mA) | V <sub>OUT+</sub> (mV) | OUT – (mA) | V <sub>OUT</sub> (mV) | |---------|------|--------------------------|-----------|------------------------|------------|-----------------------| | 0000 | 0000 | 0000 | 0.000 | 0.00 | 40.000 | - 1000.00 | | 0000 | 0000 | 0001 | 0.009 | -0.24 | 39.990 | - 999.75 | | 0000 | 0000 | 0010 | 0.019 | -0.49 | 39.980 | 999.52 | | | • | | • | • | • | • | | | • | | • | • | • | • | | 0111 | 1111 | 1111 | 19.995 | <b>-499.88</b> | 20.005 | 500.12 | | 1000 | 0000 | 0000 | 20.005 | -500.12 | 19.995 | - 499.88 | | | • | | • | • | • | • | | | • | | | • | • | • | | 1111 | 1111 | 1101 | 39.980 | <b>- 999.52</b> | 0.019 | 0.49 | | 1111 | 1111 | 1110 | 39.990 | <b>- 999.75</b> | 0.009 | - 0.24 | | 1111 | 1111 | 1111 | 40.000 | - 1000.00 | 0.000 | 0.00 | Note: 1. $I_{REF} = 625 \mu A$ , $R_{LOAD} = 25 \Omega$ . Figure 1. Timing Diagram 21344A Figure 2a. Equivalent Input Circuit (Data and FT) Figure 2b. Equivalent Input Circuit (CONV and CONV) Figure 3. Equivalent Reference and Output Circuits Absolute maximum ratings (beyond which the device may be damaged) 1 4. Current is specified as conventional current flowing into the device. | Supply V | _ | | |----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | V <sub>EEA</sub> (measured to A <sub>GND</sub> ) | | | | V <sub>EEA</sub> (measured to V <sub>EED</sub> ) | | | | V <sub>EED</sub> (measured to D <sub>GND</sub> ) | 7.0 to + 0.5V | | | A <sub>GND</sub> (measured to D <sub>GND</sub> ) | 0.5 to + 0.5V | | Inputs | | | | | Applied voltage | | | | CONV, $\overline{\text{CONV}}$ , FT, D <sub>1-12</sub> (measured to D $_{ ext{GND}}$ ) $^2$ | V <sub>EED</sub> to +0.0V | | | REF+, REF- (measured to A <sub>GND</sub> ) <sup>2</sup> | V <sub>EEA</sub> to +0.0V | | | Applied current | LLA | | | REF+, REF-, externally forced (measured to A <sub>GND</sub> ) 3.4 | ±3mA | | | Digital inputs | | | Outputs | | | | • | Applied voltage | | | | OUT+, OUT – (measured to A <sub>GND</sub> ) <sup>2</sup> | -20 to +20V | | | Applied current | | | | OUT+, OUT-, externally forced (measured to A <sub>GND</sub> ) 3.4 | +50mA | | | Short-circuit duration (single output to GND) | | | Temperat | lure | | | | Operating, ambient (plastic package) | 20 to +90°C | | | (ceramic package) | 60 to +150°C | | | junction (plastic package) | + 140°C | | | (ceramic package) | + 200°C | | | Lead, soldering (10 seconds) | | | | Storage | | | Notes: | <ol> <li>Absolute maximum ratings are limiting values applied individually while all other parameters are within specified<br/>Functional operation under any of these conditions is NOT implied. Device performance and reliability are guara<br/>Conditions are not exceeded.</li> </ol> | d operating conditions. | | | 2. Applied voltage must be current limited to specified range. | | | | 3. Forcing voltage must be limited to specified range. | | | | | | ### **Operating conditions** | | Temperature Range | | | | | | | | |------------------|--------------------------------------------------------------------|--------------|-------|-------|---------------|-------------|-------|-------| | | | Commercial | | | | 1 | | | | Parame | ter | Min | Nom | Max | Min | Nom | Max | Units | | s | Clock Frequency | 0 | | 50 | 0 | | 50 | MHz | | V <sub>EEA</sub> | Analog Supply Voltage (measured to AGND) | <b>-4.9</b> | - 5.2 | - 5.5 | <b>- 4.9</b> | 5.2 | - 5.5 | ٧ | | EEA | Analog Supply Voltage (measured to V <sub>EED</sub> ) <sup>1</sup> | - 20 | 0.0 | +20 | -20 | 0.0 | +20 | mV | | VEED. | Digital Supply Voltage (measured to DGND) | <b>-4.9</b> | - 5.2 | - 5.5 | -4.9 | - 5.2 | - 5.5 | ٧ | | VAGND | Analog Ground Voltage (measured to D <sub>GND</sub> ) | - 0.1 | 0.0 | 0.1 | - 0.1 | 0.0 | 0.1 | ٧ | | / <sub>REF</sub> | Reference Voltage, REF – | <b>–</b> 0.7 | - 1.0 | -1.3 | -0.7 | <b>-1.0</b> | -1.3 | ٧ | | REF | Reference Current, REF+ | 0.550 | 0.625 | 0.700 | 0.575 | 0.625 | 0.675 | mA | | CC | Compensation Capacitor | 0.01 | 0.1 | | 0.01 | 0.1 | | μF | | √ <sub>IL</sub> | Digital Input Voltage, Logic LOW | | | 1.55 | | · | 1.60 | ٧ | | VIH | Digital Input Voltage, Logic HIGH | 1.05 | | | <b>– 1.00</b> | | | ٧ | | S | Input Data Setup Time | 17 | | | 18 | | | ns | | ts | Input Data Setup Time <sup>2</sup> | 24 | | | 24 | | | nş | | t <sub>H</sub> | Input Data Hold Time | 0 | | | 0 | | | ns | | t <sub>H</sub> | Input Data Hold Time <sup>2</sup> | 4 | | | 4 | | | ns | | t <sub>SF</sub> | Setup Time, Data to FT | | | 7 | | | 7 | ns | | t <sub>HF</sub> | Hold Time, Data to FT | | | 24 | | | 24 | ns | | V <sub>ІСМ</sub> | CONV Input Voltage, Common Mode Range 3 | <b>-0.5</b> | | -2.0 | -0.5 | | -2.0 | ٧ | | V <sub>IDF</sub> | CONV Input Voltage, Differential 3 | 0.4 | | 1.2 | 0.4 | | 1.2 | ٧ | | t <sub>PWL</sub> | CONV Pulse Width LOW | | | | | | | | | | ≥ 40Msps | 10.5 | | | 10.5 | | | ns | | | < 40Msps | 11 | | | 11 | | | ns | | t <sub>PWL</sub> | CONV Pulse Width LOW 2 | 18 | | | 18 | | | ns | | t <sub>PWH</sub> | CONV Pulse Width HIGH | | | | | | | | | | ≥ 40Msps | 8.0 | | ļ | 8.5 | | | ns | | | <40Msps | 9.0 | | ļ | 9.0 | | ļ | ns | | <sup>t</sup> PWH | CONV Pulse Width HIGH <sup>2</sup> | 11 | | | 11 | | | ns | | T <sub>A</sub> | Ambient Temperature, Still Air | 0 | | 70 | | | | °C | | T <sub>C</sub> | Case Temperature | | | | - 55 | | 125 | °C | Notes: <sup>1.</sup> A common power supply, isolated simply with ferrite bead inductors, is recommended for $V_{\mbox{EEA}}$ and $V_{\mbox{EED}}$ . See the Typical Interface Circuits, Figures 9a-c. <sup>2.</sup> SFDR sensitive applications. <sup>3.</sup> See Figure 5., CONV, CONV Switching Levels. #### Electrical characteristics within specified operating conditions <sup>1</sup> | | | | | e | | | | |------------------|-----------------------------------|-------------------------------------------------|-------------|--------------|-------------|--------------|-------| | | | | Comn | nercial | Military | | | | Paran | neter | Test Conditions | Min | Max | Min | Max | Units | | IEE | Supply Current (IEEA+IEED) 2 | V <sub>EEA</sub> = Max <sup>3</sup> | | - 180 | | <b>– 195</b> | mA | | | | T <sub>A</sub> =70 °C | | <b>– 150</b> | | | mÁ | | | | T <sub>C</sub> = 125°C | | | | <b>– 145</b> | mA | | CREF | Reference Input Capacitance | REF+, REF- | | 15 | | 15 | рF | | Cl | Digital Input Capacitance | D <sub>1-12</sub> , FT, CONV, CONV | | 15 | | 15 | pF | | I <sub>IL</sub> | Digital Input Current, Logic LOW | V <sub>EED</sub> = Max, V <sub>I</sub> = -1.85V | <b>– 10</b> | 200 | <b>– 10</b> | 250 | μΑ | | IH | Digital Input Current, Logic HIGH | $V_{EED} = Max$ , $V_{I} = -0.8V$ | - 10 | 200 | <b>- 10</b> | 250 | μΑ | | ÎIC | CONV Input Current | $V_{EED} = Max, -1.85V < V_{I} < -0.8V$ | | 50 | | 50 | μΑ | | $R_0$ | Output Resistance | OUT+, OUT- | 12 | | 12 | | k0hms | | $\overline{c_0}$ | Output Capacitance | OUT+, OUT – | | 45 | | 45 | рF | | v <sub>oc</sub> | Output Compliance Voltage | OUT+, OUT- | - 1.2 | +1.2 | -1.2 | + 1.2 | ٧ | | 10 | Full-Scale Output Current | OUT+, OUT- | 40 | | 40 | | mA | Notes: - 1. Worst case over all data and control states. - 2. See the Typical Supply Current vs. Temperature graph (Figure 6) for typical values. - 3. Standard test load, Figure 4. #### Switching characteristics within specified operating conditions | | | | Temperature Range | | | | | | | |------------------|------------------------------------|----------------------------------------------------------------------------------------------|-------------------|-----|-----|----------|-----|-----|--------| | Parameter | | | Commercial | | | Military | | | i<br>I | | | | Test Conditions | Min | Тур | Max | Min | Тур | Max | Units | | FS | Maximum Clock Rate 1,2,3 | V <sub>EEA</sub> , V <sub>EED</sub> =Min, FT=LOW | 50 | | | 50 | | | Msps | | t <sub>DC</sub> | Clock to Output Delay 2,3 | V <sub>EEA</sub> , V <sub>EED</sub> =Min, FT=L0W | | | 20 | | | 20 | ns | | t <sub>DD</sub> | Data to Output Delay 2,4 | $V_{EEA}$ , $V_{EED}$ = Min, FT = HIGH | | | 25 | | | 25 | ns | | tDF | FT to Output Delay 2 | V <sub>EEA</sub> , V <sub>EED</sub> = Min | | | 30 | | | 30 | ns | | t <sub>R</sub> | Output Risetime <sup>3</sup> | 90% to 10% of FSR, FT=LOW | | 2 | 4 | | 2 | 4 | ns | | t <sub>F</sub> | Output Falltime <sup>3</sup> | 10% to 90% of FSR, FT = LOW | | 2 | 4 | | 2 | 4 | ns | | <sup>t</sup> SET | Output Voltage Settling Time 2.5.6 | FT=LOW, Worst Case Full-Scale<br>Voltage Transition on OUT—<br>to 0.1% FS (4 LSB or 10 Bits) | | 12 | 20 | | 13 | | ns | | | | to 0.05% FS (2 LSB) | | 17 | | | 14 | | пѕ | | | | to 0.0188% FS (3/4 LSB) | | 20 | 30 | | 18 | 35 | ns | | | | to 0.0125% FS (1/2 LSB) | | 25 | 35 | | 25 | | ns | Notes - 1. $F_S$ is limited only by $t_{PWL}$ , $t_{PWH}$ , $t_S$ and $t_H$ requirements. - 2. See Figure 1., Timing Diagram. - 3. Clock Mode. - 4. Feedthrough Mode. - 5. Standard test load, Figure 4. - 6. See the Typical Output Voltage Settling Time vs. Settling Accuracy curve. # System performance characteristics within specified operating conditions | | | | Temperature Range | | | | | | | |-----------------|------------------------------------|--------------------------|-------------------|---------|---------|----------|------------|--------------|---------------| | | | | ( | Commerc | ial | Military | | | | | Param | eter | Test Conditions | Min | Тур | Max | Min | Тур | Max | Units | | E <sub>LI</sub> | Linearity Error, Integral | Note 1, | | | | | | | | | -LI | (Terminal Based) | TDC1112 | | 1 | ± 0.096 | | | ±0.096 | % | | | , | TDC1112-1 | | | ± 0.048 | | | ± 0.048 | % | | | | TDC1112-2 | | | ± 0.048 | | | ± 0.048 | % | | | | TDC1112-3 | | | ±0.024 | | | ± 0.024 | % | | E <sub>LD</sub> | Linearity Error, Differential | Note 1, | | | | | | | | | | ' | TDC1112 | | | ± 0.096 | | | ± 0.096 | % | | | | TDC1112-1 | | | ±0.048 | | | ± 0.048 | % | | | · | TDC1112-2 | | | ±0.024 | | | ± 0.024 | % | | | | TDC1112-3 | | | ±0.012 | | <u> </u> | ± 0.012 | % | | SFDR | Spurious – Free Dynamic Range 2 | 32Msps, | | | | | <u> </u> | | | | | , | F <sub>OUT</sub> = 12MHz | 55 | 67 | | | 67 | | dB | | | | F <sub>OUT</sub> = 10MHz | | 68 | | 54 | 68 | | dB | | | | 40Msps, | | | · | | | | | | | | F <sub>OUT</sub> = 16MHz | | 63 | | | 63 | | dB | | | | $F_{OUT} = 5MHz$ | | 70 | | | 70 | | dB | | | | F <sub>OUT</sub> = 1MHz | | 72 | | | 72 | | dB | | EG | Absolute Gain Error | Note 3 | | ±1 | ±5 | | <u>±</u> 1 | ±5 | % | | TCEG | Gain Error Temperature Coefficient | Note 3 | | ±30 | | | ± 30 | | ppm/°C | | IOF | Output Offset Current | Note 4 | | ± 0.1 | ±5 | | ±0.1 | ±5 | μΑ | | TCOF | Offset Temperature Coefficient | Note 5 | | ±2 | | | ± 2 | | μV/°C | | Vos | REF+ to REF - Offset Voltage | | | ± 1.5 | ±10 | | ± 1.5 | ±10 | mV | | I <sub>B</sub> | REF - Input Bias Current | | | | 5 | | | 10 | μΑ | | PSRR | Power Supply Rejection Ratio | Note 6 | | - | - 50 | | | <b>– 48</b> | dB | | PSS | Power Supply Sensitivity | Note 7 | 1 | | 140 | | | <b>- 140</b> | μ <b>A</b> /V | | DP | Differential Phase | Note 8 | | 0.2 | | | | | Degree | | DG | Differential Gain | Note 8 | | 0.3 | | | | | % | | GA | Peak Glitch Area 9 | FT=L0W | Ĭ | 20 | 35 | | 20 | 45 | pV-sec | Notes: - OUT-connected to AGND, OUT+driving virtual ground. - 2 Circuit as shown in Figure 9a., IREF=Nom. - 3. VEED, VEEA, VREF=Nom. - 4. VEEA, VEED=Min, D1-12=LOW. - 5. VEEA, VEED=Max, D1-12=LOW. - 6. 120 Hz, 0.6Vp-p ripple on VEEA and VEED. dB relative to 0.6Vp-p ripple input. VEEA, VEED, IREF=Nom. - 7. VEEA, VEED=±4%, IREF=Nom. - 8. F<sub>S</sub>=4xNTSC Subcarrier. - 9. Worst case 1 LSB transition ### **Typical Performance Curves** (Typical Settling Time Characteristics) #### A. Full-Scale Output Transition, Rising Edge #### B. Settling Time, Full-Scale Output, Rising Edge ### C. Full-Scale Output Transition, Falling Edge #### D. Settling Time, Full-Scale Output, Falling Edge #### E. Typical Settling Time vs. Settling Accuracy Figure 6. Typical Supply Current vs. Temperature Figure 7. Typical Output Spectrum, 40MSPS, 13.336MHz FOUT Figure 8. Typical Output Spectrum, 40Msps, 5MHz FOUT ### **Application Discussion** ### **Direct Digital Synthesis Applications** For most synthesis applications, optimum signal purity is obtained with the use of a balun (a simple RF transformer made by wrapping a few turns of wire around a ferrite core) as shown in *Figure 9a*. This configuration has the benefit of cancelling common mode distortion. An output amplifier is not recommended because any amplifier will add extra distortion of its own, which is likely to be much greater than that present from the direct outputs of the TDC1112. The strict adherence to at least the minimum input data setup and hold times is important for the realization of the optimal performance. Spur levels may decrease as setup and hold times are increased. It is possible to achieve even higher performance in some instances by carefully "tuning" the input data setup and hold times (slightly delaying or advancing the CONV signal in relation to the data) fed to the TDC1112. The <code>Operating Conditions Table</code> has two sets of data for $t_S$ and $t_H$ , one which guarantees performance of the device in most applications, and one, more conservative specification which has been found to be optimal for DDS applications. The actual digital-data waveform which represents a sine wave contains strong harmonics of that sinewave. This can be seen by connecting a digital data line to the input of an analog spectrum analyzer. Therefore, data feedthrough to the analog output of a system due to improper board layout or system shielding and grounding will appear as additional harmonic distortion, adversely affecting SFDR. Harmonic distortion may improve even further with reduced AC termination impedance values, at the expense of lowered output voltage. The purity of the output of the TDC1112 is greater than that which can be measured by many spectrum analyzers. #### **Direct Digital Synthesis Applications (cont.)** The spectral plots shown in *Figures 7 and 8* were generated with an HP8568B, which has a noise floor barely below that of the TDC1112, once the TDC1112 performance has been optimized. When making spectral measurements it is important to remember that the TDC1112 output power is +4dBm, which is greater power than many analyzers are equipped to handle without adding distortion of their own. Accordingly, it may be necessary to introduce an attenuator to the input of the spectrum analyzer to see the true DAC performance. The CONV signal provided to the TDC1112 must be as free from clock jitter as possible. Clock jitter is the random cycle-to-cycle variation in clock period. CONV clock jitter will effectively appear at the output as phase noise. A value of 10ps or less for clock jitter is recommended for the highest performance applications. Ordinary crystal oscillators are satisfactory. High-performance synthesizers, such as the HP8662, used to trigger a precision pulse generator, are also satisfactory, although not as jitter free as a crystal oscillator. Figure 9a. Typical Interface Circuit with Balun Output Figure 9b. Typical Interface Circuit with Bipolar, Differential Mode Operational Amplifier Output Figure 9c. Typical Interface Circuit with Resistive Load Output #### **Ordering Information** | Product <sup>1</sup><br>Number | Temperature Range | Screening | Package | Package <sup>1</sup><br>Marking | |--------------------------------|-------------------------------------------------------------------|---------------------------|------------------------------------------------------------|---------------------------------| | TDC1112J7CX<br>TDC1112J7VX | $STD - T_A = 0$ °C to $70$ °C<br>$EXT - T_C = -55$ °C to $125$ °C | Commercial<br>MIL-STD-883 | 24 Pin Hermetic Ceramic DIP<br>24 Pin Hermetic Ceramic DIP | 1112J7C-X<br>1112J7V-X | | TDC1112N7CX | STD-TA=0°C to 70°C | Commercial | 24 Pin Plastic DIP | 1112N7C-X | | TDC1112C3VX | EXT-T <sub>C</sub> =-55°C to 125°C | MIL-STD-883 | 28 Contact Chip Carrier | 1112C3V-X | | TDC1112R3CX | STD-T <sub>A</sub> =0°C to 70°C | Commercial | 28 Leaded Plastic Chip Carrier | 1112R3C-X | Note: 1. The "X" in the product designation denotes the linearity grade, guaranteed over the operating temperature range, per the following table: | | Linearity Grade (X) | None | 1 | 2 | 3 | |-----|-------------------------------|-----------------|-----------------|-----------------|-------------------| | ELD | Linearity Error, Differential | ±0.096% (4 LSB) | ±0.048% (2 LSB) | ±0.024% (1 LSB) | ±0.012% (1/2 LSB) | | ELI | Linearity Error, Integral | ±0.096% (4 LSB) | ±0.048% (2 LSB) | ±0.048% (2 LSB) | ±0.024% (1 LSB) | Not every grade is available in every package/screening/temperature range combination. Consult factory for availability.