# NAND08GW3C2A NAND16GW3C4A 8/16 Gbit, 2112 byte page, 3 V supply, multilevel, multiplane, NAND Flash memory ### **Features** - High density multilevel cell (MLC) Flash memory - Up to 16 Gbit memory array - Up to 512 Mbit spare area - Cost-effective solutions for mass storage applications - NAND interface - x 8 bus width - Multiplexed address/data - Supply voltage: V<sub>DD</sub> = 2.7 to 3.6 V - Page size: (2048 + 64 spare) bytes - Block size: (256K + 8K spare) bytes - Multiplane architecture - Array split into two independent planes - Program/erase operations can be performed on both planes at the same time - Page read/program - Random access: 60 µs (max) - Sequential access: 25 ns (min) - Page program operation time: 800 μs (typ) - Multipage program time (2 pages): 800 µs (typ) - Fast block erase - Block erase time: 2.5 ms (typ) - Multiblock erase time (2 blocks): 2.5 ms (typ) - Status register - Electronic signature - Serial number option - Chip enable 'don't care' - Data protection - Hardware program/erase locked during power transitions - Development tools - Error correction code models - Bad block management and wear leveling algorithm - HW simulation models - Data integrity - 10,000 program/erase cycles (with ECC) - 10 years data retention - ECOPACK<sup>®</sup> packages available # **Contents** | 1 | Desc | Description | | | | | | |---|------|-------------------------------------------------|--|--|--|--|--| | 2 | Mem | ory array organization13 | | | | | | | | 2.1 | Bad blocks | | | | | | | 3 | Sign | al descriptions | | | | | | | | 3.1 | Inputs/outputs (I/O0-I/O7) | | | | | | | | 3.2 | Address Latch Enable (AL) | | | | | | | | 3.3 | Command Latch Enable (CL) | | | | | | | | 3.4 | Chip Enable (E <sub>1</sub> , E <sub>2</sub> ) | | | | | | | | 3.5 | Read Enable (R) | | | | | | | | 3.6 | Write Enable (W) 15 | | | | | | | | 3.7 | Write Protect (WP) | | | | | | | | 3.8 | Ready/Busy (RB <sub>1</sub> , RB <sub>2</sub> ) | | | | | | | | 3.9 | V <sub>DD</sub> supply voltage | | | | | | | | 3.10 | V <sub>SS</sub> ground | | | | | | | 4 | Bus | operations17 | | | | | | | | 4.1 | Command Input | | | | | | | | 4.2 | Address Input | | | | | | | | 4.3 | Data Input | | | | | | | | 4.4 | Data Output | | | | | | | | 4.5 | Write Protect | | | | | | | | 4.6 | Standby | | | | | | | 5 | Com | mand set | | | | | | | 6 | Devi | ce operations | | | | | | | | 6.1 | Read Memory Array | | | | | | | | 6.2 | Random Read | | | | | | | | 6.3 | Page Read | | | | | | | | 6.4 | Page Program | | | | | | ### NAND08GW3C2A, NAND16GW3C2A | | 6.5 | Sequential Input | . 24 | |----|-------|------------------------------------------------|------| | | 6.6 | Random Data Input | . 24 | | | 6.7 | Multiplane Page Program | . 25 | | | 6.8 | Block Erase | . 26 | | | 6.9 | Multiplane Block Erase | . 27 | | | 6.10 | Reset | . 28 | | | 6.11 | Read Status Register | . 28 | | | | 6.11.1 Write protection bit (SR7) | | | | | 6.11.2 P/E/R controller bit (SR6) | 28 | | | | 6.11.3 Error bit (SR0) | 28 | | | 6.12 | SR5, SR4, SR3, SR2 and SR1 bits are reserved | . 29 | | | 6.13 | Read Electronic Signature | . 29 | | 7 | Cond | current operations and ERS on the NAND16GW3C2A | . 32 | | 8 | Data | protection | . 33 | | 9 | Softv | ware algorithms | . 33 | | | 9.1 | Bad block management | . 33 | | | 9.2 | NAND Flash memory failure modes | . 34 | | | 9.3 | Garbage collection | . 35 | | | 9.4 | Wear-leveling algorithm | . 36 | | | 9.5 | Hardware simulation models | . 37 | | | | 9.5.1 Behavioral simulation models | 37 | | | | 9.5.2 IBIS simulations models | 37 | | 10 | Prog | ram and erase times and endurance cycles | . 38 | | 11 | Maxi | imum ratings | . 39 | | 12 | DC a | and AC parameters | . 40 | | | 12.1 | Ready/Busy signal electrical characteristics | . 52 | | | 12.2 | Data protection | . 53 | | 13 | Pack | age mechanical | . 54 | | 14 | Ordering information 5 | 6 | |----|------------------------|---| | 15 | Revision history 5 | 7 | # **List of tables** | Table 1. | Device summary | 8 | |-----------|----------------------------------------------------------------------------------|------| | Table 2. | Signal names | 9 | | Table 3. | Valid blocks | . 13 | | Table 4. | Bus operations | . 18 | | Table 5. | Address insertion | . 18 | | Table 6. | Address definitions | . 19 | | Table 7. | Commands | . 20 | | Table 8. | Status Register bits | . 29 | | Table 9. | Electronic signature | . 29 | | Table 10. | Electronic signature byte 3 | . 30 | | Table 11. | Electronic signature byte 4 | . 30 | | Table 12. | Electronic signature byte 5 | . 31 | | Table 13. | Extended Read Status Register commands | . 32 | | Table 14. | Block failure | . 34 | | Table 15. | Program and erase times and program erase endurance cycles | . 38 | | Table 16. | Absolute maximum ratings | . 39 | | Table 17. | Operating and ac measurement conditions | . 40 | | Table 18. | Capacitance | . 40 | | Table 19. | DC characteristics | . 41 | | Table 20. | AC characteristics for command, address, data input | . 42 | | Table 21. | AC characteristics for operations | . 43 | | Table 22. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package mechanical data | . 54 | | Table 23. | LGA52 12 x 17 mm, 1 mm pitch, package mechanical data | . 55 | | Table 24. | Ordering information scheme | . 56 | | Table 25. | Document revision history | . 57 | # **List of figures** | Figure 1. | Logic block diagram | 8 | |------------|--------------------------------------------------------------------------|----| | Figure 2. | Logic diagram | 9 | | Figure 3. | TSOP48 connections for NAND08GW3C2A | 10 | | Figure 4. | TSOP48 connections for NAND16GW3C4A | 11 | | Figure 5. | ULGA52 connections | | | Figure 6. | Memory array organization | 14 | | Figure 7. | Read operations | 22 | | Figure 8. | Random data output | 23 | | Figure 9. | Page Program operation | | | Figure 10. | Random Data Input during Sequential Data Input | 25 | | Figure 11. | Multiplane Page Program | 26 | | Figure 12. | Block Erase operation | | | Figure 13. | Multiplane Block Erase operation | 27 | | Figure 14. | Bad block management flowchart | | | Figure 15. | Garbage collection | | | Figure 16. | Command latch AC waveforms | | | Figure 17. | Address latch AC waveforms | | | Figure 18. | Data input latch AC waveforms | | | Figure 19. | Sequential data output after Read AC waveforms | | | Figure 20. | Sequential data output after Read AC waveforms (EDO mode) | | | Figure 21. | Read Status Register AC waveform | | | Figure 22. | Read electronic signature AC waveform | | | Figure 23. | Page Read operation AC waveform | | | Figure 24. | Page Program AC waveform | | | Figure 25. | Block Erase AC waveform | | | Figure 26. | Reset AC waveform | | | Figure 27. | Program/Erase Enable waveform | | | Figure 28. | Program/Erase Disable waveform | | | Figure 29. | Ready/Busy AC waveform | | | Figure 30. | Ready/Busy load circuit | | | Figure 31. | Resistor value versus waveform timings for Ready/Busy signal | | | Figure 32. | Data protection | | | Figure 33. | TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline | | | Figure 34. | LGA52 12 x 17 mm, 1 mm pitch, package outline | 55 | # 1 Description The NAND08GW3C2A and NAND16GW3C2A are multilevel cell (MLC) devices from the NAND Flash 2112-byte page family of non-volatile Flash memories. The NAND08GW3C2A and the NAND16GW3C2A have a density of 8- and 16-Gbit, respectively. The NAND16GW3C2A is composed of two 8-Gbit dice; each die can be accessed independently using two Chip Enable and two Ready/Busy signals. The devices operate from a 3 V VDD power supply. The address lines are multiplexed with the Data Input/Output signals on a multiplexed x8 input/output bus. This interface reduces the pin count and makes it possible to migrate to other densities without changing the footprint. Each block can be programmed and erased over 10,000 cycles (with ECC on). The device also has hardware security features; a write protect pin is available to give hardware protection against Program and Erase operations. The devices feature an open-drain, ready/busy output that can be used to identify if the Program/Erase/Read (P/E/R) Controller is currently active. The use of an open-drain output allows the ready/busy pins of several memories to be connected to a single pull-up resistor. The memory array is split into 2 planes of 2048 blocks each. This multiplane architecture makes it possible to program 2 pages at a time (one in each plane) or to erase 2 blocks at a time (one in each plane), dividing by two the average program and erase times. The devices have the Chip Enable "Don't Care" feature, which allows code to be directly downloaded by a microcontroller, as Chip Enable transitions during the latency time do not stop the Read operation. There is the option of a unique identifier (serial number), which allows the NAND08GW3C2A and the NAND16GW3C2A to be uniquely identified. It is subject to an NDA (non-disclosure agreement) and is, therefore, not described in the datasheet. For more details of this option contact your nearest Numonyx Sales office. The devices are available in TSOP48 (12 $\times$ 20 mm) and LGA52 (12 $\times$ 17 $\times$ 0.65 mm) packages. To meet environmental requirements, Numonyx offers the devices in ECOPACK® packages. ECOPACK packages are lead-free. In compliance with JEDEC Standard JESD97, the category of second level interconnect is marked on the package and on the inner box label. The maximum ratings related to soldering conditions are also marked on the inner box label. The devices are shipped from the factory with block 0 always valid and the memory content bits, in valid blocks, erased to '1'. Refer to the list of available part numbers and to *Table 24: Ordering information scheme* for information on how to order these options. Table 1. Device summary | | | | | | | | Timings | | | | | | | |---------------------------------|---------|--------------|--------------|---------------|----------------------------------|---------------------------------------------|-----------------------------------|-------------------------------------|--------------------------|-------------------------|------------------|--------|------------------| | Part number | Density | Bus<br>width | Page<br>size | Block<br>size | Memory<br>array | Operatin<br>g voltage<br>(V <sub>DD</sub> ) | Random<br>access<br>time<br>(max) | Sequentia<br>I access<br>time (min) | Page<br>program<br>(typ) | Block<br>erase<br>(typ) | Package | | | | NAND08GW3<br>C2A | 8 Gb | _ | v 0 | x 8 | 2048+<br>64 | 256 K<br>+ 8 K | 128<br>pages x<br>4096<br>blocks | 2.7 to | 60 110 | 25 ns | 800 µs | 2.5 ms | TSOP48<br>ULGA52 | | NAND16GW3<br>C4A <sup>(1)</sup> | 16 Gb | х о | bytes | bytes | 128<br>pages x<br>8192<br>blocks | 3.6 V | 60 µs | 25 118 | ουυ με | 2.5 IIIS | TSOP48<br>ULGA52 | | | <sup>1.</sup> The NAND16GW3C2A is composed of two 8-Gbit dice. Figure 1. Logic block diagram 1. $\overline{E}2$ and $R\overline{B}2$ are only present in the NAND16GW3C4A. Figure 2. Logic diagram 1. $\overline{E}2$ and $R\overline{B}2$ are only present in the NAND16GW3C4A. Table 2. Signal names | Signal | Function | Direction | |-----------------------------------|-----------------------------------------------|--------------| | I/O0 - I/O7 | Data input/outputs <sup>(1)</sup> | Input/output | | CL | Command Latch Enable | Input | | AL | Address Latch Enable | Input | | $\overline{E}_1, \overline{E}_2$ | Chip Enable <sup>(2)</sup> | Input | | R | Read Enable | Input | | W | Write Enable | Input | | WP | Write Protect | Input | | RB <sub>1</sub> , RB <sub>2</sub> | Ready/Busy (open drain output) <sup>(2)</sup> | Output | | V <sub>DD</sub> | Power supply | Power supply | | V <sub>SS</sub> | Ground | Ground | | NC | No connection | | | DU | Do not use | | On the LGA52 package, each 8-Gbit die is accessed and controlled via two sets of I/Os and control signals. <sup>2.</sup> $\overline{E}2$ and $R\overline{B}2$ are only present in the NAND16GW3C4A. Figure 3. TSOP48 connections for NAND08GW3C2A Figure 4. TSOP48 connections for NAND16GW3C4A Figure 5. ULGA52 connections 1. On the LGA52 package, each 8-Gbit die is accessed and controlled via two sets of signals. #### **Memory array organization** 2 The memory array is comprised of NAND structures where 32 cells are connected in series. The memory array is organized in blocks where each block contains 128 pages. The array is split into two areas, the main area and the spare area. The main area of the array is used to store data, whereas the spare area is typically used to store software flags or bad block identification. The pages are split into a 2048-byte main area and a spare area of 64 bytes. Refer to Figure 6: Memory array organization. #### 2.1 **Bad blocks** The NAND08GW3C2A and NAND16GW3C2A devices may contain bad blocks, where the reliability of blocks that contain one or more invalid bits is not guaranteed. Additional bad blocks may develop during the lifetime of the device. The bad block Information is written prior to shipping (refer to Section 9.1: Bad block management for more details). Table 3: Valid blocks shows the minimum number of valid blocks in each device. The values shown include both the bad blocks that are present when the device is shipped and the bad blocks that could develop later on. These blocks need to be managed using Bad Blocks Management and Block Replacement (refer to Section 9: Software algorithms). Valid blocks<sup>(1)</sup> Table 3. | Density of device | Minimum | Maximum | |-------------------|---------|---------| | 8 Gbits | 4016 | 4096 | | 16 Gbits | 8032 | 8192 | The NAND16GW3C4A is composed of two 8-Gbit dice. The minimum number of valid blocks is 4096 for 13/58 🔰 numonyx Figure 6. Memory array organization # 3 Signal descriptions See Figure 1: Logic block diagram, and Table 2: Signal names, for a brief overview of the signals connected to this device. ### **3.1** Inputs/outputs (I/O0-I/O7) Input/outputs 0 to 7 are used to input the selected address, output the data during a Read operation, or input a command or data during a Write operation. The inputs are latched on the rising edge of Write Enable. I/O0-I/O7 are left floating when the device is deselected or the outputs are disabled. ### 3.2 Address Latch Enable (AL) The Address Latch Enable activates the latching of the address inputs in the command interface. When AL is High, the inputs are latched on the rising edge of Write Enable. ### 3.3 Command Latch Enable (CL) The Command Latch Enable activates the latching of the command inputs in the command interface. When CL is High, the inputs are latched on the rising edge of Write Enable. # 3.4 Chip Enable $(\overline{E}_1, \overline{E}_2)$ The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is Low, $V_{IL}$ , the device is selected. If Chip Enable goes High, $v_{IH}$ , while the device is busy, the device remains selected and does not go into standby mode. $\overline{\mathsf{E}}_2$ is only available on the NAND16GW3C4A. # 3.5 Read Enable $(\overline{R})$ The Read Enable pin, $\overline{R}$ , controls the sequential data output during Read operations. Data is valid $t_{RLQV}$ after the falling edge of $\overline{R}$ . The falling edge of $\overline{R}$ also increments the internal column address counter by one. # 3.6 Write Enable ( $\overline{W}$ ) The Write Enable input, $\overline{W}$ , controls writing to the command interface, input address and data latches. Both addresses and data are latched on the rising edge of Write Enable. During power-up and power-down a recovery time of 10 $\mu$ s (min) is required before the command interface is ready to accept a command. It is recommended to keep Write Enable High during the recovery time. # 3.7 Write Protect (WP) The Write Protect pin is an input that gives a hardware protection against unwanted Program or Erase operations. When Write Protect is Low, V<sub>IL</sub>, the device does not accept any Program or Erase operations. It is recommended to keep the Write Protect pin Low, V<sub>II</sub>, during power-up and power-down. # 3.8 Ready/Busy $(R\overline{B}_1, R\overline{B}_2)$ The Ready/Busy output, $R\overline{B}$ , is an open-drain output that can be used to identify if the P/E/R controller is currently active. When Ready/Busy is Low, $V_{OL}$ , a Read, Program or Erase operation is in progress. When the operation completes, Ready/Busy goes High, $V_{OH}$ . The use of an open-drain output allows the Ready/Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy. During power-up and power-down a minimum recovery time of 10 $\mu$ s is required before the command interface is ready to accept a command. During this period the Ready/Busy signal is Low, $V_{\text{OI}}$ . $R\overline{B}_2$ is only available on the NAND16GW3C4A. Refer to Section 12.1: Ready/Busy signal electrical characteristics for details on how to calculate the value of the pull-up resistor. ### 3.9 V<sub>DD</sub> supply voltage $V_{DD}$ provides the power supply to the internal core of the memory device. It is the main power supply for operations (Read, Program and Erase). # 3.10 V<sub>SS</sub> ground Ground, $V_{SS}$ , is the reference for the power supply. It must be connected to the system ground. ### 4 Bus operations There are six standard bus operations that control the memory. Each of these is described in this section. See the summary in *Table 4: Bus operations*. Typically, glitches of less than 5 ns on Chip Enable, Write Enable and Read Enable are ignored by the memory and do not affect bus operations. ### 4.1 Command Input Command Input bus operations are used to give commands to the memory. Commands are accepted when Chip Enable is Low, Command Latch Enable is High, Address Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input commands. See Figure 16 and Table 20 for details of the timings requirements. ### 4.2 Address Input Address Input bus operations are used to input the memory addresses. Five bus cycles are required to input the addresses (refer to *Table 5: Address insertion*). The addresses are accepted when Chip Enable is Low, Address Latch Enable is High, Command Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input addresses. See *Figure 17* and *Table 20* for details of the timings requirements. ### 4.3 Data Input Data Input bus operations are used to input the data to be programmed. Data is only accepted when Chip Enable is Low, Address Latch Enable is Low, Command Latch Enable is Low and Read Enable is High. The data is latched on the rising edge of the Write Enable signal. The data is input sequentially using the Write Enable signal. See Figure 18 and Table 20 for details of the timing requirements. ### 4.4 Data Output Data Output bus operations are used to read: the data in the memory array, the status register, the electronic signature and the unique identifier. Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low, and Command Latch Enable is Low. The data is output sequentially using the Read Enable signal. If the Read Enable pulse frequency is lower then 33 MHz (t<sub>RLRL</sub> higher than 30 ns), the output data is latched on the rising edge of Read Enable signal (see *Figure 19*). For higher frequencies ( $t_{RLRL}$ lower than 30 ns), the Extended Data Out (EDO) mode must be considered. In this mode, data output is valid on the input/output bus for a time of $t_{RLQX}$ after the falling edge of Read Enable signal (see *Figure 20*). See Table 21 for details on the timings requirements. ### 4.5 Write Protect Write Protect bus operations are used to protect the memory against Program or Erase operations. When the Write Protect signal is Low the device does not accept Program or Erase operations, therefore, the contents of the memory array cannot be altered. The Write Protect signal is not latched by Write Enable to ensure protection, even during power-up. ### 4.6 Standby The memory enters Standby mode by driving Chip Enable, $\overline{E}$ , High. In Standby mode, the device is deselected, outputs are disabled and power consumption is reduced. Table 4. Bus operations | Bus operation | Ē | AL | CL | R | W | WP | I/O0 - I/O7 | |---------------|-----------------|-----------------|-----------------|-----------------|----------|----------------------------------|-------------| | Command input | $V_{IL}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | Rising | X <sup>(1)</sup> | Command | | Address input | V <sub>IL</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | Rising | Х | Address | | Data input | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | V <sub>IH</sub> | Rising | V <sub>IH</sub> | Data input | | Data output | V <sub>IL</sub> | V <sub>IL</sub> | $V_{IL}$ | Falling | $V_{IH}$ | Х | Data output | | Write protect | Х | Х | Х | Х | Х | $V_{IL}$ | Х | | Standby | V <sub>IH</sub> | Х | Х | Х | Х | V <sub>IL</sub> /V <sub>DD</sub> | Х | <sup>1.</sup> $\overline{\text{WP}}$ must be $V_{\text{IH}}$ when issuing a program or erase command. Table 5. Address insertion<sup>(1)</sup> | Bus Cycle | I/O7 | I/O6 | I/O5 | 1/04 | I/O3 | I/O2 | I/O1 | 1/00 | |-----------------|----------|----------|-----------------|----------|--------------------|------|------|------| | 1 <sup>st</sup> | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 2 <sup>nd</sup> | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | $V_{IL}$ | A11 | A10 | A9 | A8 | | 3 <sup>rd</sup> | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | | 4 <sup>th</sup> | A27 | A26 | A25 | A24 | A23 | A22 | A21 | A20 | | 5 <sup>th</sup> | $V_{IL}$ | $V_{IL}$ | V <sub>IL</sub> | $V_{IL}$ | A31 <sup>(2)</sup> | A30 | A29 | A28 | <sup>1.</sup> Any additional address input cycles will be ignored. <sup>2.</sup> A31 is valid only for the NAND16GW3C2A. Table 6. Address definitions | Address | Definition | |-----------|----------------| | A0 - A11 | Column address | | A12 - A18 | Page address | | A19 - A31 | Block address | ### 5 Command set All bus write operations to the device are interpreted by the command interface. The commands are input on I/O0-I/O7 and are latched on the rising edge of Write Enable when the Command Latch Enable signal is High. Device operations are selected by writing specific commands to the Command Register. The two-step command sequences for Program and Erase operations are imposed to maximize data security. The commands are summarized in Table 7: Commands. Table 7. Commands | Command | | Commands accepted | | | | |-----------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-------------| | Command | 1 <sup>st</sup> cycle | 2 <sup>nd</sup> cycle | 3 <sup>rd</sup> cycle | 4 <sup>th</sup> cycle | during busy | | Read | 00h | 30h | _ | - | | | Random Data Output | 05h | E0h | _ | _ | | | Page Program (sequential input default) | 80h | 10h | - | - | | | Multiplane Page Program | 80h | 11h | 81h | 10h | | | Random Data Input | 85h | _ | _ | _ | | | Block Erase | 60h | D0h | _ | _ | | | Multiplane Block Erase | 60h | 60h | D0h | _ | | | Reset | FFh | _ | _ | _ | Yes | | Read Electronic Signature | 90h | - | _ | - | | | Read Status Register | 70h | - | _ | _ | Yes | The bus cycles are only shown for issuing the codes. The cycles required to input the addresses or input/output data are not shown. #### **Device operations** 6 This section gives the details of the device operations. #### 6.1 **Read Memory Array** At power-up the device defaults to Read mode. To enter Read mode from another mode the Read command must be issued, see Table 7: Commands. Once a Read command is issued, subsequent consecutive Read commands only require the confirm command code (30h). Once a Read command is issued, two types of operations are available: Random Read and Page Read. #### 6.2 Random Read Each time the Read command is issued, the first read is random-read. #### 6.3 Page Read After the first random read access, the page data (2112 bytes) is transferred to the page buffer in a time of t<sub>WHBH</sub> (refer to *Table 21* for value). Once the transfer is complete, the Ready/Busy signal goes High. The data can then be read out sequentially (from the selected column address to last column address) by pulsing the Read Enable signal. The device can output random data in a page, instead of the consecutive sequential data, by issuing a Random Data Output command. The Random Data Output command can be used to skip some data during a sequential data output. The sequential operation can be resumed by changing the column address of the next data to be output, to the address which follows the Random Data Output command. The Random Data Output command can be issued as many times as required within a page. 21/58 🚺 numonyx Figure 7. **Read operations** 1. Highest address depends on device density. 23/58 tBLBH1 (Read Busy time) RB R Address Inputs Address Inputs 30h I/O Data Output 05h E0h 100C Data Output Cmd Cmd Cmd Cmd Code Code Code Code 5 Add cycles Row Add 1,2,3 Col Add 1,2 2Add cycles Col Add 1,2 Spare Spare Main Area Main Area . Area . Area ai08658b Figure 8. Random data output ### 6.4 Page Program The Page Program operation is the standard operation to program data to the memory array. Generally, data is programmed sequentially, however, the device does support random input within a page. The memory array is programmed by page, however, partial page programming is allowed where any number of bytes (1 to 2112) can be programmed. Only one consecutive partial Page Program operation is allowed on the same page. After exceeding this a Block Erase command must be issued before any further Program operations can take place in that page. ### 6.5 Sequential Input To input data sequentially the addresses must be sequential and remain in one block. For Sequential Input, each Page Program operation comprises five steps: - 1. One bus cycle is required to set up the Page Program (Sequential Input) command (see *Table 7*). - 2. Five bus cycles are then required to input the program address (refer to *Table 5*). - 3. The data is loaded into the data registers. - 4. One bus cycle is required to issue the Page Program Confirm command to start the P/E/R controller. The P/E/R only starts if the data has been loaded in step 3. - 5. The P/E/R controller then programs the data into the array. ### 6.6 Random Data Input During a Sequential Input operation, the next sequential address to be programmed can be replaced by a random address issuing a Random Data Input command. The following two steps are required to issue the command: - One bus cycle is required to setup the Random Data Input command (see Table 7). - 2. Two bus cycles are then required to input the new column address (refer to Table 5). Random Data Input can be repeated as often as required in any given page. Once the Program operation has started the Status Register can be read using the Read Status Register command. During program operations the status register only flags errors for bits set to '1' that have not been successfully programmed to '0'. During the Program operation, only the Read Status Register and Reset commands are accepted; all other commands are ignored. Once the Program operation has completed, the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. The device remains in Read Status Register mode until another valid command is written to the command interface. Figure 9. Page Program operation Figure 10. Random Data Input during Sequential Data Input ### 6.7 Multiplane Page Program The devices support Multiplane Page Program, that allows the programming of two pages in parallel, one in each plane. A Multiplane Page Program operation requires two steps: - The first step loads serially up to two pages of data (4224 bytes) into the data buffer. It requires: - One clock cycle to set up the Page Program command (see Section 6.5: Sequential Input). - Five bus write cycles to input the first page address and data. The address of the first page must be within the first plane (A19 = 0). - One bus write cycle to issue the Page Program Confirm code. After this the device is busy for a time of t<sub>BLBH5</sub>. - When the device returns to the ready state (Ready/Busy High), a Multiplane Page Program Setup code must be issued, followed by the second page address (5 write cycles) and data. The address of the second page must be within the second plane (A19=1), and A18 to A12 must be the address bits loaded during the first address insertion. The second step programs, in parallel, the two pages of data loaded into the data buffer into the appropriate memory pages. It is started by issuing a Program Confirm command. As for standard Page Program operations, the device supports Random Data Input during both data loading phases. Once the Multiplane Page Program operation has started, maintaining a delay of t<sub>BLBH5</sub>, the Status Register can be read using the Read Status Register command. Once the Multiplane Page Program operation has completed, the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. If the Multiplane Page Program fails, an error is signaled on bit SR0 of the Status Register. However, there is no way to identify for which page the program operation failed. See *Figure 11* for a description of Multiplane Page Program waveforms. ### 6.8 Block Erase Erase operations are done one block at a time. An Erase operation sets all of the bits in the addressed block to '1'. All previous data in the block is lost. An Erase operation consists of three steps (refer to Figure 12): - 1. One bus cycle is required to setup the Block Erase command. Only addresses A19 to A31 are used; the other address inputs are ignored. - 2. Three bus cycles are then required to load the address of the block to be erased. Refer to *Table 6* for the block addresses of each device. - 3. One bus cycle is required to issue the Block Erase Confirm command to start the P/E/R controller. The Erase operation is initiated on the rising edge of write Enable, $\overline{W}$ , after the Confirm command is issued. The P/E/R Controller handles Block Erase and implements the verify process. During the Block Erase operation, only the Read Status Register and Reset commands are accepted; all other commands are ignored. Once the program operation has completed, the P/E/R controller bit SR6 is set to '1' and the Ready/Busy signal goes High. If the operation completes successfully, the write status bit SR0 is '0', otherwise it is set to '1'. **Block Erase operation** Figure 12. #### 6.9 **Multiplane Block Erase** The Multiplane Block Erase operation allows erasing two blocks in parallel, one in each plane. It consists of three steps (refer to Figure 13: Multiplane Block Erase operation): - Eight bus cycles are required to set up the Block Erase command and load the addresses of the blocks to be erased. The Setup command, followed by the address of the block to be erased, must be issued for each block. No dummy busy time is required between the first and second block address insertion. As for Multiplane Page Program, the address of the first and second page must be within the first plane (A19 = 0) and second plane (A19 = 1), respectively. - 2. One bus cycle is then required to issue the Multiplane Block Erase confirm command and start the P/E/R controller. If the Multiplane Block Erase fails, an error is signaled on bit SR0 of the status register. However, there is no way to identify for which page the Multiplane Block Erase operation failed. Figure 13. **Multiplane Block Erase operation** 27/58 🔰 numonyx ### 6.10 Reset The Reset command is used to reset the command interface and Status Register. If the Reset command is issued during any operation, the operation is aborted. If it is a Program or Erase operation that is being aborted, the contents of the memory locations being modified are no longer valid as the data is partially programmed or erased. If the device has already been reset, then the new Reset command is not accepted. The Ready/Busy signal goes Low for $t_{BLBH4}$ after the Reset command is issued. The value of $t_{BLBH4}$ depends on the operation that the device was performing when the command was issued. Refer to *Table 21* for the values. ### 6.11 Read Status Register The device contains a Status Register that provides information on the current or previous Program or Erase operation. The various bits in the Status Register convey information and errors on the operation. The Status Register is read by issuing the Read Status Register command. The Status Register information is present on the output data bus (I/O0-I/O7) on the falling edge of Chip Enable or Read Enable, whichever occurs last. When several memories are connected in a system, the use of Chip Enable and Read Enable signals allows the system to poll each device separately, even when the Ready/Busy pins are common-wired. It is not necessary to toggle the Chip Enable or Read Enable signals to update the contents of the status register. After the Read Status Register command has been issued, the device remains in Read Status Register mode until another command is issued. Therefore, if a Read Status Register command is issued during a random read cycle a new Read command must be issued to continue with a Page Read operation. Refer to *Table 8* which summarizes Status Register bits and should be read in conjunction with the following text descriptions. ### 6.11.1 Write protection bit (SR7) The write protection bit can identify if the device is protected or not. If the write protection bit is set to '1' the device is not protected and Program or Erase operations are allowed. If the write protection bit is set to '0' the device is protected and Program or Erase operations are not allowed. ### 6.11.2 P/E/R controller bit (SR6) Status register bit SR6 acts as a P/E/R controller bit, which indicates whether the P/E/R controller is active or inactive. When the P/E/R controller bit is set to '0', the P/E/R controller is active (device is busy); when the bit is set to '1', the P/E/R controller is inactive (device is ready). ### 6.11.3 Error bit (SR0) The error bit is used to identify if any errors have been detected by the P/E/R controller. The error bit is set to '1' when a Program or Erase operation has failed to write the correct data to the memory. If the error bit is set to '0', the operation has completed successfully. ### 6.12 SR5, SR4, SR3, SR2 and SR1 bits are reserved Table 8. Status Register bits | Bit | Name | Logic level | Definition | | |----------------------------|-------------------------------|-------------|---------------------------------|--| | SR7 | Write protection | '1' | Not protected | | | | | '0' | Protected | | | SR6 F | Program/erase/read controller | '1' | P/E/R C inactive, device ready | | | | | '0' | P/E/R C active, device busy | | | SR5, SR4,<br>SR3, SR2, SR1 | Reserved | Don't care | | | | SR0 | Generic error | '1' | Error – operation failed | | | | | '0' | No error – operation successful | | # 6.13 Read Electronic Signature The device contains a manufacturer code and device code. The following three steps are required to read these codes: - 1. One bus write cycle to issue the Read Electronic Signature command (90h) - 2. One bus write cycle to input the address (00h) - 3. Four bus read cycles to sequentially output the data (as shown in *Table 9: Electronic signature*) Table 9. Electronic signature | | Byte/word 1 | Byte/word 2 | Byte 3<br>(see <i>Table 10</i> ) | Byte 4<br>(see <i>Table 11</i> ) | Byte 5 (see <i>Table 12</i> ) | |-----------------------------|-------------------|-------------|----------------------------------|----------------------------------|-------------------------------| | Part number | Manufacturer code | Device code | | | | | NAND08GW3C2A | 20h | D3h | 14h | A5h | 6Ch | | NAND16GW3C2A <sup>(1)</sup> | 2011 | D311 | 1411 | AJII | ocn - | <sup>1.</sup> Each 8-Gbit die returns its own electronic signature. Numonyx 29/58 Table 10. Electronic signature byte 3 | I/O | Definition | Value | Description | |-----------|--------------------------------------------------|-------|---------------| | 1/04 1/00 | Internal chip number | 0 0 | 1 | | | | 0 1 | 2 | | I/O1-I/O0 | | 1 0 | 4 | | | | 11 | 8 | | | Cell type | 0 0 | 2-level cell | | 1/03 1/03 | | 0 1 | 4-level cell | | I/O3-I/O2 | | 1 0 | 8-level cell | | | | 1 1 | 16-level cell | | 1/05-1/04 | Number of simultaneously programmed pages | 0 0 | 1 | | | | 0 1 | 2 | | | | 1 0 | 4 | | | | 11 | 8 | | 1/06 | Interleaved programming between multiple devices | 0 | Not supported | | | | 1 | Supported | | 1/07 | Cache program | 0 | Not supported | | 1/07 | Cache program | 1 | Supported | Table 11. Electronic signature byte 4 | I/O | Definition | Value | Description | |------------|---------------------------|-------|-------------| | VO4 VO0 | | 0 0 | 1 KBytes | | | Page size | 0 1 | 2 Kbytes | | I/O1-I/O0 | (without spare area) | 1 0 | 4 Kbytes | | | | 11 | 8 Kbytes | | 1/02 | Spare area size | 0 | 8 | | I/O2 | (byte/512 byte) | 1 | 16 | | 1/07, 1/03 | | 0 0 | 30/50 ns | | | Minimum sequential access | 1 0 | 25 ns | | | time | 0 1 | Reserved | | | | 11 | Reserved | | | | 0 0 | 64 Kbytes | | 1/05-1/04 | Block size | 0 1 | 128 Kbytes | | | (without spare area) | 1 0 | 256 Kbytes | | | | 11 | 512 Kbytes | | 1/06 | Organization | 0 | x8 | | 1/06 | Organization | 1 | x16 | Table 12. Electronic signature byte 5 | 1/0 | Definition | Value | Description | |-------------|----------------------|-------|-------------| | I/O1 - I/O0 | Reserved | 0 0 | | | | Plane number | 0 0 | 1 Plane | | I/O3 - I/O2 | | 0 1 | 2 Planes | | 1/03 - 1/02 | | 1 0 | 4 Planes | | | | 1 1 | 8 Planes | | | | 0 0 0 | 64 Mbits | | | | 0 0 1 | 128 Mbits | | | | 0 1 0 | 256 Mbits | | I/O6 - I/O4 | Plane size | 0 1 1 | 512 Mbits | | 1/06 - 1/04 | (without spare area) | 1 0 0 | 1 Gb | | | | 1 0 1 | 2 Gb | | | | 1 1 0 | 4 Gb | | | | 1 1 1 | 8 Gb | | 1/07 | Reserved | 0 | | # 7 Concurrent operations and ERS on the NAND16GW3C2A The NAND16GW3C2A is composed by two 8-Gbit dice stacked together. This configuration allows the device to support concurrent operations. This means that while performing an operation in one die (Erase, Read, Program, etc.), another operation is possible in the other die. The standard Read Status Register (ERS) operation returns the status of the NAND16GW3C2A device. To provide information on each 8-Gbit die, the NAND16GW3C2A features an Extended Read Status Register command that allows to check independently the status of each die. The following steps are required to perform concurrent operations: - Select one of the two dice by setting the most significant address bit A31 to '0' or '1'. - 2. Execute one operation on this die. - 3. Launch a concurrent operation on the other die. - 4. Check the status of these operations by performing an Extended Read Status Register operation. All combinations of operations are possible except executing Read on both dice. This is due to the fact that the input/output bus is common to both dice. Refer to *Table 13* for the description of the Extended Read Status Register command sequence, and to *Table 8*. for the definition of the Status Register bits. Table 13. Extended Read Status Register commands | Command | Address range | 1 bus write cycle | |---------------------|----------------------------------|-------------------| | Read 1st die status | Address ≤ 0x7FFFFFF | F1h | | Read 2nd die status | 0x7FFFFFFF < Address ≤ 0xFFFFFFF | F2h | ### 8 Data protection The device has hardware features to protect against Program and Erase operations. It features a Write Protect, $\overline{\text{WP}}$ , pin, which protects the device against program and erase operations. It is recommended to keep $\overline{\text{WP}}$ at $V_{\text{IL}}$ during power-up and power-down. # 9 Software algorithms This section gives information on the software algorithms that Numonyx recommends implementing to manage the bad blocks and extend the lifetime of the NAND device. NAND Flash memories are programmed and erased by Fowler-Nordheim tunneling using high voltage. Exposing the device to high voltage for extended periods can cause the oxide layer to be damaged. For this reason, the number of program and erase cycles is limited (see *Table 15* for value). It is recommended to implement garbage collection, wear-leveling and error correction code algorithms to extend the number of program and erase cycles and to increase data retention. To help integrate a NAND memory into an application Numonyx can provide a File System OS Native reference software, which supports the basic commands of file management. Contact the nearest Numonyx sales office for more details. ### 9.1 Bad block management Devices with bad blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A bad block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor. The devices are supplied with all the locations inside valid blocks erased (FFh). The bad block information is written prior to shipping. Any block, where the 1st byte in the spare area of the last page, does not contain FFh, is a bad block. The bad block information must be read before any erase is attempted as the bad block Information may be erased. For the system to be able to recognize the bad blocks based on the original information it is recommended to create a bad block table following the flowchart shown in *Figure 14*. ### 9.2 NAND Flash memory failure modes The NAND08GW3C2A and NAND16GW3C2A devices may contain bad blocks, where the reliability of blocks that contain one or more invalid bits is not guaranteed. Additional bad blocks may develop during the lifetime of the device. To implement a highly reliable system, all the possible failure modes must be considered: ### Program/erase failure in this case, the block has to be replaced by copying the data to a valid block. These additional bad blocks can be identified as attempts to program or erase them and will give errors in the Status Register. Because the failure of a Page Program operation does not affect the data in other pages in the same block, the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. The Copy Back Program command can be used to copy the data to a valid block. See Section Figure 10.: Random Data Input during Sequential Data Input for more details. ### Read failure in this case, ECC correction must be implemented. To efficiently use the memory space, it is recommended to recover single-bit errors in read by ECC, without replacing the whole block. Refer to *Table 14* for the procedure to follow if an error occurs during an operation. Table 14. Block failure | Operation | Procedure | |-----------|------------------------------------------------| | Erase | Block replacement | | Program | Block replacement or ECC (with 4 bit/528 byte) | | Read | ECC (with 4 bit/528 byte) | Figure 14. Bad block management flowchart ### 9.3 Garbage collection When a data page needs to be modified, it is faster to write to the first available page and mark the previous page as invalid. After several updates it is necessary to remove invalid pages to free some memory space. To free this memory space and allow further program operations, it is recommended to implement a garbage collection algorithm. In a garbage collection software the valid pages are copied into a free area and the block containing the invalid pages is erased (see *Figure 15*). Figure 15. Garbage collection √ numonyx 35/58 ### 9.4 Wear-leveling algorithm For write-intensive applications, it is recommended to implement a wear-leveling algorithm to monitor and spread the number of write cycles per block. In memories that do not use a wear-leveling algorithm, not all blocks get used at the same rate. The wear-leveling algorithm ensures that equal use is made of all the available write cycles for each block. There are two wear-leveling levels: - 1. First level wear-leveling, where new data is programmed to the free blocks that have had the fewest write cycles - 2. Second level wear-leveling, where long-lived data is copied to another block so that the original block can be used for more frequently changed data. The second level wear-leveling is triggered when the difference between the maximum and the minimum number of write cycles per block reaches a specific threshold. #### 9.5 Hardware simulation models #### 9.5.1 Behavioral simulation models Denali Software Corporation models are platform-independent functional models designed to assist customers in performing entire system simulations (typical VHDL/Verilog). These models describe the logic behavior and timings of NAND Flash devices, and, therefore, allow software to be developed before hardware. ### 9.5.2 IBIS simulations models I/O buffer information specification (IBIS) models describe the behavior of the I/O buffers and electrical characteristics of Flash devices. These models provide information such as AC characteristics, rise/fall times, and package mechanical data, all of which are measured or simulated at voltage and temperature ranges wider than those allowed by target specifications. IBIS models are used to simulate PCB connections and can be used to resolve compatibility issues when upgrading devices. They can be imported into SPICETOOLS. # 10 Program and erase times and endurance cycles *Table 15* shows the program and erase times and the number of program/erase cycles per block. Table 15. Program and erase times and program erase endurance cycles | Parameters | NAND08GV | V3C2A, NAND | Unit | | |--------------------------------------------|----------|-------------|------|--------| | raidilleteis | Min | Тур | Max | Onit | | Page program time | | 800 | 2000 | μs | | Block erase time | | 2.5 | 3 | ms | | Program/erase cycles (per block (with ECC) | 10,000 | | | cycles | | Data retention | 10 | | | years | ## 11 Maximum ratings Stressing the device above the ratings listed in *Table 16: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the Numonyx SURE Program and other relevant quality documents. Table 16. Absolute maximum ratings | Symbol | Parameter | Val | Unit | | |--------------------------------|-------------------------|-------|------|----| | Symbol | Parameter | Min | Onit | | | T <sub>BIAS</sub> | Temperature under bias | - 50 | 125 | °C | | T <sub>STG</sub> | Storage temperature | - 65 | 150 | °C | | V <sub>IO</sub> <sup>(1)</sup> | Input or output voltage | - 0.6 | 4.6 | V | | $V_{DD}$ | Supply voltage | - 0.6 | 4.6 | V | Minimum voltage may undershoot to −2 V for less than 20 ns during transitions on input and I/O pins. Maximum voltage may overshoot to V<sub>DD</sub> + 2 V for less than 20 ns during transitions on I/O pins. ## 12 DC and AC parameters This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC characteristics tables are derived from tests performed under the measurement conditions summarized in *Table 17: Operating and ac measurement conditions*. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters. Table 17. Operating and ac measurement conditions | Parameter | NAND080<br>NAND160 | Units | | |---------------------------------------------------------------------|--------------------|-------|----| | | Min | Max | | | Supply voltage (V <sub>DD</sub> ) | 2.7 | 3.6 | V | | Ambient temperature (T.) | 0 | 70 | °C | | Ambient temperature (T <sub>A</sub> ) | -40 | 85 | °C | | Load capacitance (C <sub>L</sub> ) (1 TTL GATE and C <sub>L</sub> ) | 5 | pF | | | Input pulses voltages | 0.4 | 2.4 | V | | Input and output timing ref. voltages | 1.5 | | V | | Output circuit resistor R <sub>ref</sub> 8.35 | | | kΩ | | Input rise and fall times | 5 | ns | | Table 18. Capacitance<sup>(1)</sup> | Symbol | Parameter Test condition | | Тур | Max | Unit | |------------------|--------------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = 0 V | | 10 | pF | | C <sub>I/O</sub> | Input/output capacitance | V <sub>IL</sub> = 0 V | | 10 | pF | <sup>1.</sup> $T_A = 25$ °C, f = 1 MHz. $C_{IN}$ and $C_{I/O}$ are not 100% tested. Table 19. DC characteristics | Symbol | Parameter | | Test conditions | Min | Тур | Max | Unit | |-------------------------|---------------------------|-----------------|------------------------------------------------------------------|------|-----|----------------------|------| | I <sub>DD1</sub> | Operating | Sequential read | $t_{RLRL}$ minimum<br>$\overline{E} = V_{IL}$ , $I_{OUT} = 0$ mA | - | 15 | 30 | mA | | I <sub>DD2</sub> | current | Program | - | - | 15 | 30 | mA | | I <sub>DD3</sub> | | Erase | - | - | 15 | 30 | mA | | I <sub>DD4</sub> | Standby current (TTL) | | E=V <sub>IH</sub> , WP=0/V <sub>DD</sub> | | | 1 | mA | | I <sub>DD5</sub> | Standby current (CMOS) | | E=V <sub>DD</sub> -0.2,<br>₩P=0/V <sub>DD</sub> | - | 10 | 50 | μA | | I <sub>LI</sub> | Input leakage | Current | V <sub>IN</sub> = 0 to 3.6V | - | - | ±10 | μA | | I <sub>LO</sub> | Output leakage | Current | V <sub>OUT</sub> = 0 to 3.6V | - | - | ±10 | μΑ | | V <sub>IH</sub> | Input high vo | oltage | - | 2.0 | - | V <sub>DD</sub> +0.3 | V | | V <sub>IL</sub> | Input low voltage | | - | -0.3 | - | 0.8 | V | | V <sub>OH</sub> | Output high voltage level | | I <sub>OH</sub> = -400μA | 2.4 | - | - | V | | V <sub>OL</sub> | Output low voltage level | | I <sub>OL</sub> = 2.1mA | - | - | 0.4 | V | | $I_{OL}(R\overline{B})$ | Output low curr | ent (RB) | V <sub>OL</sub> = 0.4V | 8 | 10 | | mA | Table 20. AC characteristics for command, address, data input | Symbol | Alt. symbol | Parameter | | Value | Unit | | |--------------------|------------------|-----------------------------------------|------------------|--------|--------|-----| | t <sub>ALLWH</sub> | + . | Address Latch Low to Write Enable High | AL setup time | Min | 12 | ns | | t <sub>ALHWH</sub> | t <sub>ALS</sub> | Address Latch High to Write Enable High | AL setup time | IVIIII | 12 | 115 | | t <sub>CLHWH</sub> | 4 | Command Latch High to Write Enable High | CL sotup time | Min | Min 12 | no | | t <sub>CLLWH</sub> | t <sub>CLS</sub> | Command Latch Low to Write Enable High | CL setup time | IVIIII | 12 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Valid to Write Enable High | Data setup time | Min | 12 | ns | | t <sub>ELWH</sub> | t <sub>CS</sub> | Chip Enable Low to Write Enable High | E setup time | Min | 20 | ns | | t <sub>WHALH</sub> | 4 | Write Enable High to Address Latch High | AL hold time | Min | 5 | ns | | t <sub>WHALL</sub> | t <sub>ALH</sub> | Write Enable High to Address Latch Low | AL Hold liftle | | 5 | 115 | | t <sub>WHCLH</sub> | 4 | Write Enable High to Command Latch High | CL hold time | Min | 5 | ns | | t <sub>WHCLL</sub> | t <sub>CLH</sub> | Write Enable High to Command Latch Low | CL fiold time | IVIIN | 5 | 115 | | t <sub>WHDX</sub> | t <sub>DH</sub> | Write Enable High to Data Transition | Data hold time | Min | 5 | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | Write Enable High to Chip Enable High | E hold time | Min | 5 | ns | | t <sub>WHWL</sub> | t <sub>WH</sub> | Write Enable High to Write Enable Low | W High hold time | Min | 10 | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Enable Low to Write Enable High | W pulse width | Min | 12 | ns | | t <sub>WLWL</sub> | t <sub>WC</sub> | Write Enable Low to Write Enable Low | Write cycle time | Min | 25 | ns | Table 21. AC characteristics for operations | Symbol Alt.<br>Symbol | | Postaria | | Value | | | Unit | |----------------------------------|-------------------|---------------------------------------------------------------------|-------------------------------|-------|-----|------|------| | | | Paramete | r | Min | Тур | Max | Unit | | t <sub>ALLRL1</sub> | 4 | Address Latch Low to Read Enable | Read Electronic Signature | 10 | | | ns | | t <sub>ALLRL2</sub> | t <sub>AR</sub> | Low | Read cycle | 10 | | | ns | | t <sub>BHRL</sub> | t <sub>RR</sub> | Ready/Busy High to Rea | ad Enable Low | 20 | | | ns | | t <sub>BLBH1</sub> | | | Read Busy time | | | 60 | μs | | t <sub>BLBH2</sub> | t <sub>PROG</sub> | Ready/Busy Low to Ready/Busy High | Program Busy time | | | 2000 | μs | | t <sub>BLBH3</sub> | t <sub>BERS</sub> | | Erase Busy time | | | 3 | ms | | | | Reset Busy time, during ready | | | | 5 | μs | | | | Reset Busy time, do | uring read | | | 5 | μs | | t <sub>BLBH4</sub> | t <sub>RST</sub> | Reset Busy time, during program | | | | 10 | μs | | | | Reset Busy time, during erase | | | | 500 | μs | | t <sub>BLBH5</sub> | t <sub>CBSY</sub> | Dummy Busy Time for Multiplane operations | | | | 2 | μs | | t <sub>CLLRL</sub> | t <sub>CLR</sub> | Command Latch Low to Read Enable Low | | | | | ns | | t <sub>DZRL</sub> | t <sub>IR</sub> | Data Hi-Z to Read Enable Low | | | | | ns | | t <sub>EHQZ</sub> | t <sub>CHZ</sub> | Chip Enable High to Output Hi-Z | | | | 30 | ns | | t <sub>ELQV</sub> | t <sub>CEA</sub> | Chip Enable Low to Output Valid | | | | 25 | ns | | t <sub>RHRL</sub> | t <sub>REH</sub> | Read Enable High to Read Enable Low | Read Enable High Hold time | 10 | | | ns | | t <sub>EHQX</sub> | t <sub>COH</sub> | Chip Enable High to Output Hold | | 15 | | | ns | | t <sub>RHQX</sub> | t <sub>RHOH</sub> | Read Enable High to Output Hold | | 15 | | | ns | | t <sub>RLQX</sub> | t <sub>RLOH</sub> | Read Enable Low to Output Hold (EDO I | Mode) | 5 | | | ns | | t <sub>RHQZ</sub> | t <sub>RHZ</sub> | Read Enable High to | Output Hi-Z | | | 100 | ns | | t <sub>RLRH</sub> | t <sub>RP</sub> | Read Enable Low to Read Enable High | Read Enable Pulse Width | 12 | | | ns | | t <sub>RLRL</sub> | t <sub>RC</sub> | Read Enable Low to Read Enable Low | Read Cycle time | 25 | | | ns | | | | Dood Enable Lourte Output Volid | Read Enable Access time | | | 20 | 20 | | t <sub>RLQV</sub> | t <sub>REA</sub> | Read Enable Low to Output Valid Read ES Access time <sup>(1)</sup> | | | | 20 | ns | | t <sub>WHBH</sub> | t <sub>R</sub> | Write Enable High to Ready/Busy High | Read Busy time | | | 60 | μs | | t <sub>WHBL</sub> | t <sub>WB</sub> | Write Enable High to Ready/Busy Low | | | | 100 | ns | | t <sub>WHRL</sub> | t <sub>WHR</sub> | Write Enable High to Read Enable Low | | | | | ns | | t <sub>WHWH</sub> <sup>(2)</sup> | t <sub>ADL</sub> | Last Address latched on Data Loading T | ime during Program operations | 70 | | | ns | | t <sub>VHWH</sub> <sup>(3)</sup> | + | Write Protection time | | | | | ns | | t <sub>VLWH</sub> <sup>(3)</sup> | t <sub>WW</sub> | write Protection | i unie | 100 | | | ns | <sup>1.</sup> ES = Electronic Signature. <sup>2.</sup> t<sub>WHWH</sub> is the delay from Write Enable rising edge during the final address cycle to Write Enable rising edge during the first data cycle. <sup>3.</sup> $\overline{\text{WP}}$ High to $\overline{\text{W}}$ High during Program/Erase Enable operations. Figure 16. Command latch AC waveforms Figure 17. Address latch AC waveforms -tWHCLH CL tWHEH (E Hold time) Ē tALLWH (ALSetup time) -tWLWL AL tWLWH tWLWH **◆**tWLWH→ $\overline{\mathsf{W}}$ tDVWHtDVWH <del>|</del>◀ tDVWH (Data Setup time) (Data Hold time) Data In 0 +tWHDX Data In 1 Data In Last **►**|tWHDX ai12472 Figure 18. Data input latch AC waveforms 1. The last data input is the 2112th. I/O Figure 19. Sequential data output after Read AC waveforms - 1. $CL = Low, AL = Low, \overline{W} = High.$ - 2. $t_{RHQX}$ is applicable for frequencies lower than 33 MHz (i.e. $t_{RLRL}$ higher than 30 ns). Numonyx 45/58 Figure 20. Sequential data output after Read AC waveforms (EDO mode) - 1. In EDO mode, CL and AL are Low, $V_{IL}$ , and $\overline{W}$ is High, $V_{IH}$ . - 2. $t_{RLQX}$ is applicable for frequencies higher than 33 MHz (i.e. $t_{RLRL}$ lower than 30 ns). Figure 21. Read Status Register AC waveform Figure 22. Read electronic signature AC waveform 1. Refer to *Table 9* for the values of the manufacturer and device codes, and to *Table 10*, *Table 11*, and *Table 12* for the information contained in byte 3, byte 4, and byte 5. Figure 23. Page Read operation AC waveform Figure 24. Page Program AC waveform Figure 25. Block Erase AC waveform Figure 26. Reset AC waveform Figure 27. Program/Erase Enable waveform Figure 28. Program/Erase Disable waveform Numonyx 51/58 ### 12.1 Ready/Busy signal electrical characteristics *Figure 30*, *Figure 29* and *Figure 31* show the electrical characteristics for the Ready/Busy signal. The value required for the resistor R<sub>P</sub> can be calculated using the following equation: $$R_{p}min = \frac{(V_{DDmax} - V_{OLmax})}{I_{OL} + I_{L}}$$ So, $$R_{P}min = \frac{3.2V}{8mA + I_{L}}$$ where $I_L$ is the sum of the input currents of all the devices tied to the Ready/Busy signal. $R_P$ max is determined by the maximum value of $t_r$ . Figure 29. Ready/Busy AC waveform Figure 30. Ready/Busy load circuit Figure 31. Resistor value versus waveform timings for Ready/Busy signal 1. T = 25°C. #### 12.2 **Data protection** The Numonyx NAND device is designed to guarantee data protection during power transitions. A $V_{DD}$ detection circuit disables all NAND operations, if $V_{DD}$ is below the $V_{LKO}$ threshold. In the $V_{DD}$ range from $V_{LKO}$ to the lower limit of nominal range, the $\overline{WP}$ pin should be kept Low (V<sub>IL</sub>) to guarantee hardware protection during power transitions as shown in *Figure 32*. # 13 Package mechanical This section contains mechanical data for the packages. Figure 33. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package outline <sup>1.</sup> Drawing is not to scale. Table 22. TSOP48 - 48 lead plastic thin small outline, 12 x 20 mm, package mechanical data | Cumbal | | millimeters | | | inches | | |--------|--------|-------------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 1.200 | | | 0.0472 | | A1 | 0.100 | 0.050 | 0.150 | 0.0039 | 0.0020 | 0.0059 | | A2 | 1.000 | 0.950 | 1.050 | 0.0394 | 0.0374 | 0.0413 | | В | 0.220 | 0.170 | 0.270 | 0.0087 | 0.0067 | 0.0106 | | С | | 0.100 | 0.210 | | 0.0039 | 0.0083 | | СР | | | 0.080 | | | 0.0031 | | D1 | 12.000 | 11.900 | 12.100 | 0.4724 | 0.4685 | 0.4764 | | E | 20.000 | 19.800 | 20.200 | 0.7874 | 0.7795 | 0.7953 | | E1 | 18.400 | 18.300 | 18.500 | 0.7244 | 0.7205 | 0.7283 | | е | 0.500 | - | _ | 0.0197 | - | | | L | 0.600 | 0.500 | 0.700 | 0.0236 | 0.0197 | 0.0276 | | L1 | 0.800 | | | 0.0315 | | | | а | 3° | 0° | 5° | 3° | 0° | 5° | D D2 FD1 D1 FD FE1 BALL "A1" 0 0 0 eE1 0 0 о Ф-<del>-</del>Ф--E E2 E1 0 0 LGA-9G Figure 34. LGA52 12 x 17 mm, 1 mm pitch, package outline Table 23. LGA52 12 x 17 mm, 1 mm pitch, package mechanical data | Cumbal | | millimeters | | | inches | | |--------|--------|-------------|--------|--------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 0.650 | | | 0.0256 | | A2 | | | 0.650 | | | 0.0256 | | b1 | 0.700 | 0.650 | 0.750 | 0.0276 | 0.0256 | 0.029 | | b2 | 1.000 | 0.950 | 1.050 | 0.0394 | 0.0374 | 0.0413 | | D | 12.000 | 11.900 | 12.100 | 0.4724 | 0.4685 | 0.4764 | | D1 | 6.000 | | | 0.2362 | | | | D2 | 10.000 | | | 0.3937 | | | | ddd | | | 0.100 | | | 0.0039 | | Е | 17.000 | 16.900 | 17.100 | 0.6693 | 0.6654 | 0.6732 | | E1 | 12.000 | | | 0.4724 | | | | E2 | 13.000 | | | 0.5118 | | | | е | 1.000 | _ | - | 0.0394 | _ | _ | | eE1 | 2.000 | _ | _ | 0.0787 | _ | _ | | FD | 3.000 | | | 0.1181 | | | | FD1 | 1.000 | | | 0.0394 | | | | FE | 2.500 | | | 0.0984 | | | | FE1 | 2.000 | | | 0.0787 | | | Numonyx 55/58 ## 14 Ordering information Table 24. Ordering information scheme E = ECOPACK® package, standard packing F = ECOPACK® package, tape & reel packing Devices are shipped from the factory with the memory content bits, in valid blocks, erased to '1'. For further information on any aspect of this device, please contact your nearest Numonyx Sales Office. # 15 Revision history Table 25. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22-Dec-2006 | 0.1 | Initial release. | | 11-Jun-2007 | 1 | <ul> <li>Changed throughout the document "NAND16GW3C2A" to "NAND16GW3C4A.</li> <li>Listed throughout document the details relating to the two 8-Gbit dice, the two Chip Enable, and two Ready/Busy signals in the NAND16GZ3C4A, which required changes in several figures and tables.</li> <li>Added power-up and power-down minimum recovery time information in Section 3.8: Ready/Busy (RB1, RB2).</li> <li>Added program and read information in Section Table 14.: Block failure.</li> <li>Modified page program time parameters and program/erase cycles parameters in Section Table 15.: Program and erase times and program erase endurance cycles.</li> </ul> | | | | <ul> <li>Modified AC characteristics in Section Table 21.: AC<br/>characteristics for operations.</li> </ul> | | 04-Jan-2008 | 2 | Applied Numonyx branding. | #### Please Read Carefully: INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH NUMONYX<sup>TM</sup> PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN NUMONYX'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NUMONYX ASSUMES NO LIABILITY WHATSOEVER, AND NUMONYX DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF NUMONYX PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Numonyx products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications. Numonyx may make changes to specifications and product descriptions at any time, without notice. Numonyx, B.V. may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Numonyx reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Contact your local Numonyx sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Numonyx literature may be obtained by visiting Numonyx's website at http://www.numonyx.com. Numonyx StrataFlash is a trademark or registered trademark of Numonyx or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © 11/5/7, Numonyx B.V. All Rights Reserved. Numonyx