|
|
|
Motorola
|
Part No. |
MPC755CD MPC755CE
|
OCR Text |
... L2CR clock stop bit to put the srams into a ZZ for same low power. power mode during sleep. PB3: None exists. PB3: Cannot use as ADS pin for this type of SRAM. L2 address parity cannot be None used. Y Y Y Systems requiring the ability to p... |
Description |
RISC Microprocessor Chip Errata
|
File Size |
81.17K /
12 Page |
View
it Online |
Download Datasheet |
|
|
|
Motorola
|
Part No. |
MPC755ED MPC755EC
|
OCR Text |
...troller and tags; external data srams -- 256K, 512K, and 1 Mbyte two-way set-associative L2 cache support -- Copy-back or write-through data cache (on a page basis, or for all L2) -- Instruction-only mode and data-only mode -- 64-byte (256K... |
Description |
RISC Microprocessor Hardware Specifications
|
File Size |
1,046.59K /
52 Page |
View
it Online |
Download Datasheet |
|
|
|
Galvantech
|
Part No. |
GVT72024A8 72024A8S
|
OCR Text |
...-power CMOS process. Galvantech srams are fabricated using double-layer polysilicon, double-layer metal technology. Static design eliminates the need for external clocks or timing strobes. For increased system flexibility and eliminating bu... |
Description |
TRADITIONAL PINOUT 128K X 8 SRAM From old datasheet system
|
File Size |
76.07K /
10 Page |
View
it Online |
Download Datasheet |
|
|
|
Galvantech
|
Part No. |
GVT72128A8 72128A8S
|
OCR Text |
...-power CMOS process. Galvantech srams are fabricated using double-layer polysilicon, double-layer metal technology. This device offers center power and ground pins for improved performance and noise immunity. Static design eliminates the ne... |
Description |
REVOLUTIONARY PINOUT 128K X 8 From old datasheet system
|
File Size |
64.07K /
10 Page |
View
it Online |
Download Datasheet |
|
Price and Availability
|